A pipelined VLSI architecture for Sample Adaptive Offset (SAO) filter and deblocking filter of HEVC

被引:9
|
作者
Shen, Sha [1 ]
Shen, Weiwei [1 ]
Fan, Yibo [1 ]
Zeng, Xiaoyang [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 11期
关键词
HEVC; Sample Adaptive Offset (SAO) filter; deblocking filter; in-loop filter; CYCLES/MB;
D O I
10.1587/elex.10.20130272
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper present a high throughput design for Sample Adaptive offset (SAO) filter and deblocking filter used in an HEVC decoder. A five-stage pipelined architecture is proposed to support both SAO filter and deblocking filter on a 32 x 32 pixel block basis. Deblocking filter and SAO filter can work simultaneously in consecutive pipeline stages. The on-chip SRAM can also be shared by deblocking filter and SAO filter. Coupled with the novel filter order, an interlaced SRAM memory mapping scheme is proposed to increase the throughput for deblocking filter. The experimental results show that our design can support 4K x 2K @60 fps (4096 x 2304) HEVC video sequence at the working frequency of only 60.8 MHz.
引用
收藏
页码:1 / 11
页数:11
相关论文
共 50 条
  • [1] A fast integrated deblocking filter and sample-adaptive-offset parameter estimation architecture for HEVC
    Singhadia, Ashish
    Minhazuddin, Md
    Mamillapalli, Meghan
    Chakrabarti, Indrajit
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 85
  • [2] A Combined Deblocking Filter and SAO Hardware Architecture for HEVC
    Shen, Weiwei
    Fan, Yibo
    Bai, Yufeng
    Huang, Leilei
    Shang, Qing
    Liu, Cong
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON MULTIMEDIA, 2016, 18 (06) : 1022 - 1033
  • [3] Small Area VLSI Architecture for Deblocking Filter of HEVC
    Tomida, Masashi
    Tanida, Yutaro
    Song, Tian
    Shimamoto, Takashi
    2015 IEEE 5TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2015, : 294 - 297
  • [4] VLSI Design and Implementation of Adaptive Deblocking Filter for HEVC
    Chen Z.
    Chen Z.
    Chen J.
    Wang J.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2024, 36 (04): : 636 - 644
  • [5] A High-Throughput Deblocking Filter VLSI Architecture for HEVC
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Tongqing
    2015 VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2015,
  • [6] A High-Throughput VLSI Architecture for Deblocking Filter in HEVC
    Shen, Weiwei
    Shang, Qing
    Shen, Sha
    Fan, Yibo
    Zeng, Xiaoyang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 673 - 676
  • [7] The VLSI Architecture of a Highly Efficient Deblocking Filter for HEVC Systems
    Hsu, Po-Kai
    Shen, Chung-An
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2017, 27 (05) : 1091 - 1103
  • [8] Optimized Sample Adaptive Offset Filter in HEVC
    Archana, N.
    Menaka, R.
    Raj, P. T. Vasanth
    Keerthivasan, G.
    Kumar, N.
    ADVANCES IN MULTIMEDIA, 2022, 2022
  • [9] A High-Throughput and Multi-Parallel VLSI Architecture for HEVC Deblocking Filter
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Zhenyu
    Liu, Xiaoxiang
    IEEE TRANSACTIONS ON MULTIMEDIA, 2016, 18 (06) : 1034 - 1047
  • [10] HEVC Deblocking Filter
    Norkin, Andrey
    Bjontegaard, Gisle
    Fuldseth, Arild
    Narroschke, Matthias
    Ikeda, Masaru
    Andersson, Kenneth
    Zhou, Minhua
    Van der Auwera, Geert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (12) : 1746 - 1754