The VLSI Architecture of a Highly Efficient Deblocking Filter for HEVC Systems

被引:19
|
作者
Hsu, Po-Kai [1 ]
Shen, Chung-An [1 ]
机构
[1] Natl Taiwan Univ Sci & Technol, Elect & Comp Engn Dept, Taipei 106, Taiwan
关键词
Deblocking filter (DBF); High Efficiency Video Coding (HEVC); memory; VLSI; HARDWARE;
D O I
10.1109/TCSVT.2016.2515306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the VLSI architecture and hardware implementation of a highly efficient deblocking filter (DBF) for High Efficiency Video Coding systems. In order to reduce the number of data accesses and thus to enhance the timing efficiency, novel data structures and memory access schemes for image pixels are proposed. Furthermore, a novel edge-fetching order is presented to strike a balance between the processing throughput and complexity. Based on the proposed structure and access pattern, a six-stage pipelined two-line DBF engine with low-latency data access sequence is designed, aiming to achieve high processing throughput while at the same time maintaining low complexity. The detailed storage structure and data access scheme are illustrated and VLSI architecture for the DBF engine is depicted in this paper. In addition, the proposed DBF is implemented using TSMC 90-nm standard cell library. The experimental results based on postlayout estimations show that the proposed design can achieve 60 frames/s for a frame resolution of 4096x2048 pixels (ultra high definition resolution) assuming an operating frequency of 100 MHz. Moreover, this design occupies an area complexity of 466.5 kGE with a power consumption of 26.26 mW. In comparison with prior designs targeting similar system specification and throughput, the proposed design results in a significantly reduced area complexity.
引用
收藏
页码:1091 / 1103
页数:13
相关论文
共 50 条
  • [1] Small Area VLSI Architecture for Deblocking Filter of HEVC
    Tomida, Masashi
    Tanida, Yutaro
    Song, Tian
    Shimamoto, Takashi
    [J]. 2015 IEEE 5TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2015, : 294 - 297
  • [2] A High-Throughput Deblocking Filter VLSI Architecture for HEVC
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Tongqing
    [J]. 2015 VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2015,
  • [3] A High-Throughput VLSI Architecture for Deblocking Filter in HEVC
    Shen, Weiwei
    Shang, Qing
    Shen, Sha
    Fan, Yibo
    Zeng, Xiaoyang
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 673 - 676
  • [4] A pipelined VLSI architecture for Sample Adaptive Offset (SAO) filter and deblocking filter of HEVC
    Shen, Sha
    Shen, Weiwei
    Fan, Yibo
    Zeng, Xiaoyang
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (11): : 1 - 11
  • [5] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING (ICASSP), 2015, : 1106 - 1110
  • [6] A Cost-efficient Hardware Architecture of Deblocking Filter in HEVC
    Ye, Xin
    Ding, Dandan
    Yu, Lu
    [J]. 2014 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING CONFERENCE, 2014, : 209 - 212
  • [7] A Hardware-Efficient Parallel Architecture for HEVC Deblocking Filter
    Ayadi, Lella Aicha
    Boubakri, Wided
    Loukil, Hassen
    Masmoudi, Nouri
    [J]. 2019 16TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2019, : 669 - 673
  • [8] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC STANDARD
    Lian, Xiaocong
    Zhou, Wei
    Duan, Zhemin
    Li, Rong
    [J]. 2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 384 - 388
  • [9] An efficient interpolation filter VLSI architecture for HEVC standard
    Wei Zhou
    Xin Zhou
    Xiaocong Lian
    Zhenyu Liu
    Xiaoxiang Liu
    [J]. EURASIP Journal on Advances in Signal Processing, 2015
  • [10] An efficient interpolation filter VLSI architecture for HEVC standard
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    Liu, Zhenyu
    Liu, Xiaoxiang
    [J]. EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2015, : 1 - 12