The VLSI Architecture of a Highly Efficient Deblocking Filter for HEVC Systems

被引:19
|
作者
Hsu, Po-Kai [1 ]
Shen, Chung-An [1 ]
机构
[1] Natl Taiwan Univ Sci & Technol, Elect & Comp Engn Dept, Taipei 106, Taiwan
关键词
Deblocking filter (DBF); High Efficiency Video Coding (HEVC); memory; VLSI; HARDWARE;
D O I
10.1109/TCSVT.2016.2515306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the VLSI architecture and hardware implementation of a highly efficient deblocking filter (DBF) for High Efficiency Video Coding systems. In order to reduce the number of data accesses and thus to enhance the timing efficiency, novel data structures and memory access schemes for image pixels are proposed. Furthermore, a novel edge-fetching order is presented to strike a balance between the processing throughput and complexity. Based on the proposed structure and access pattern, a six-stage pipelined two-line DBF engine with low-latency data access sequence is designed, aiming to achieve high processing throughput while at the same time maintaining low complexity. The detailed storage structure and data access scheme are illustrated and VLSI architecture for the DBF engine is depicted in this paper. In addition, the proposed DBF is implemented using TSMC 90-nm standard cell library. The experimental results based on postlayout estimations show that the proposed design can achieve 60 frames/s for a frame resolution of 4096x2048 pixels (ultra high definition resolution) assuming an operating frequency of 100 MHz. Moreover, this design occupies an area complexity of 466.5 kGE with a power consumption of 26.26 mW. In comparison with prior designs targeting similar system specification and throughput, the proposed design results in a significantly reduced area complexity.
引用
收藏
页码:1091 / 1103
页数:13
相关论文
共 50 条
  • [41] Quality Assessment of Dual-Parallel Edge Deblocking Filter Architecture for HEVC/H.265
    Christopher, Prayline Rajabai
    Sathasivam, Sivanantham
    [J]. APPLIED SCIENCES-BASEL, 2022, 12 (24):
  • [42] HEVC-BASED DEBLOCKING FILTER WITH RAMP PRESERVATION PROPERTIES
    Norkin, Andrey
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 3666 - 3670
  • [43] Parallel deblocking filter for HEVC on many-core processor
    Yan, Chenggang
    Zhang, Yongdong
    Dai, Feng
    Wang, Xi
    Li, Liang
    Dai, Qionghai
    [J]. ELECTRONICS LETTERS, 2014, 50 (05) : 367 - +
  • [44] CONTENT-AWARE PARAMETER SELECTION FOR HEVC DEBLOCKING FILTER
    Candan, Mucahid
    Ozbek, Nukhet
    [J]. 2016 24TH SIGNAL PROCESSING AND COMMUNICATION APPLICATION CONFERENCE (SIU), 2016, : 1213 - 1216
  • [45] LOW COMPLEXITY DEBLOCKING FILTER PERCEPTUAL OPTIMIZATION FOR THE HEVC CODEC
    Naccari, Matteo
    Brites, Catarina
    Ascenso, Joao
    Pereira, Fernando
    [J]. 2011 18TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2011, : 737 - 740
  • [46] An efficient hardware architecture for H.264 adaptive deblocking filter algorithm
    Parlak, Mustafa
    Hamzaoglu, Ilker
    [J]. AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 381 - +
  • [47] A VLSI Architecture for Intra Prediction for a HEVC Decoder
    Abramowski, Andrzej
    Pastuszak, Grzegorz
    [J]. 2012 JOINT CONFERENCE NEW TRENDS IN AUDIO & VIDEO AND SIGNAL PROCESSING: ALGORITHMS, ARCHITECTURES, ARRANGEMENTS, & APPLICATIONS (NTAV-SPA 2012), 2012, : 233 - 237
  • [48] Enhancing a HEVC Interpolation Filter Hardware Architecture With Efficient Adder Compressors
    Diniz, Claudio Machado
    Fonseca, Mateus Beck
    Costa, Eduardo
    Bampi, Sergio
    [J]. 2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [49] Register array-based VLSI architecture of H.265/HEVC loop filter
    Bae, Jongwoo
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (07):
  • [50] AN EFFICIENT ARCHITECTURE VLSI FOR 4x4 INTRA PREDICTION IN HEVC STANDARD
    Kammoun, Manel
    Ben Atitallah, Ahmed
    Loukil, Hassen
    Masmoudi, Nouri
    [J]. 2013 10TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2013,