Enhancing a HEVC Interpolation Filter Hardware Architecture With Efficient Adder Compressors

被引:0
|
作者
Diniz, Claudio Machado [1 ,2 ,3 ]
Fonseca, Mateus Beck [4 ]
Costa, Eduardo [1 ]
Bampi, Sergio [2 ,3 ]
机构
[1] Catholic Univ Pelotas UCPel, Polytech Inst, Pelotas, Brazil
[2] Univ Fed Rio Grande do Sul, Inst Informat, PPGC, Porto Alegre, RS, Brazil
[3] Univ Fed Rio Grande do Sul, Inst Informat, PGMICRO, Porto Alegre, RS, Brazil
[4] Fed Univ Pelotas UFPel, Ctr Engn, Pelotas, Brazil
关键词
Video Coding; Hardware Architecture; VLSI Design; Adder compressors;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The recent High Efficient Video Coding (HEVC) standard introduces a new and complex interpolation filter for fractional-pixel motion estimation. Recent works propose hardware architectures to accelerate the interpolation filter, employing interpolation datapaths with many adders in parallel. Adder compressors are area-and power-efficient operators that are applied when intermediate additions are not required, which is the case for interpolation filters. This work employs various hierarchical adder compressor structures in the interpolation filter datapaths of a state-of-the-art HEVC interpolation filter architecture. Hardware design results show that datapaths using adder compressors reduce power by up to 15% and power delay product by up to 30% compared to the same filters with ripple-carry adders.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Evaluating the use of adder compressors for power-efficient HEVC interpolation filter architecture
    Diniz, Claudio Machado
    Fonseca, Mateus Beck
    Cesar da Costa, Eduardo Antonio
    Bampi, Sergio
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (01) : 111 - 120
  • [2] Evaluating the use of adder compressors for power-efficient HEVC interpolation filter architecture
    Cláudio Machado Diniz
    Mateus Beck Fonseca
    Eduardo Antonio César da Costa
    Sergio Bampi
    Analog Integrated Circuits and Signal Processing, 2016, 89 : 111 - 120
  • [3] An efficient hardware architecture for interpolation filter of HEVC decoder
    Kammoun, Manel
    Ben Atitallah, Ahmed
    Masmoudi, Nouri
    2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,
  • [4] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    2015 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING (ICASSP), 2015, : 1106 - 1110
  • [5] An efficient interpolation filter VLSI architecture for HEVC standard
    Wei Zhou
    Xin Zhou
    Xiaocong Lian
    Zhenyu Liu
    Xiaoxiang Liu
    EURASIP Journal on Advances in Signal Processing, 2015
  • [6] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC STANDARD
    Lian, Xiaocong
    Zhou, Wei
    Duan, Zhemin
    Li, Rong
    2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 384 - 388
  • [7] An efficient interpolation filter VLSI architecture for HEVC standard
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    Liu, Zhenyu
    Liu, Xiaoxiang
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2015, : 1 - 12
  • [8] A Cost-efficient Hardware Architecture of Deblocking Filter in HEVC
    Ye, Xin
    Ding, Dandan
    Yu, Lu
    2014 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING CONFERENCE, 2014, : 209 - 212
  • [9] A Hardware-Efficient Parallel Architecture for HEVC Deblocking Filter
    Ayadi, Lella Aicha
    Boubakri, Wided
    Loukil, Hassen
    Masmoudi, Nouri
    2019 16TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2019, : 669 - 673
  • [10] An Efficient HEVC Fractional Interpolation Hardware
    Mahdavi, Hossein
    Hamzaoglu, Ilker
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,