Enhancing a HEVC Interpolation Filter Hardware Architecture With Efficient Adder Compressors

被引:0
|
作者
Diniz, Claudio Machado [1 ,2 ,3 ]
Fonseca, Mateus Beck [4 ]
Costa, Eduardo [1 ]
Bampi, Sergio [2 ,3 ]
机构
[1] Catholic Univ Pelotas UCPel, Polytech Inst, Pelotas, Brazil
[2] Univ Fed Rio Grande do Sul, Inst Informat, PPGC, Porto Alegre, RS, Brazil
[3] Univ Fed Rio Grande do Sul, Inst Informat, PGMICRO, Porto Alegre, RS, Brazil
[4] Fed Univ Pelotas UFPel, Ctr Engn, Pelotas, Brazil
关键词
Video Coding; Hardware Architecture; VLSI Design; Adder compressors;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The recent High Efficient Video Coding (HEVC) standard introduces a new and complex interpolation filter for fractional-pixel motion estimation. Recent works propose hardware architectures to accelerate the interpolation filter, employing interpolation datapaths with many adders in parallel. Adder compressors are area-and power-efficient operators that are applied when intermediate additions are not required, which is the case for interpolation filters. This work employs various hierarchical adder compressor structures in the interpolation filter datapaths of a state-of-the-art HEVC interpolation filter architecture. Hardware design results show that datapaths using adder compressors reduce power by up to 15% and power delay product by up to 30% compared to the same filters with ripple-carry adders.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] IMPLEMENTATION OF AREA EFFICIENT MULTIPLIER AND ADDER ARCHITECTURE IN DIGITAL FIR FILTER
    Srividya
    IIOAB JOURNAL, 2016, 7 (02) : 3 - 8
  • [32] An Efficient Architecture of In-Loop Filters for Multicore Scalable HEVC Hardware Decoders
    Kim, HyunMi
    Ko, JeongGil
    Park, Seongmo
    IEEE TRANSACTIONS ON MULTIMEDIA, 2018, 20 (04) : 810 - 824
  • [33] Low-Power HEVC 8-point 2-D Discrete Cosine Transform Hardware Using Adder Compressors
    Sequeira, Luis F.
    Santana, Gustavo M.
    Paim, Guilherme
    Rocha, Leandro M. G.
    Abreu, Brunno
    Costa, Eduardo
    Bampi, Sergio
    2018 16TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2018, : 309 - 312
  • [34] Approximate HEVC Fractional Interpolation Filters and Their Hardware Implementations
    Kalali, Ercan
    Hamzaoglu, Ilker
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2018, 64 (03) : 285 - 291
  • [35] A RECONFIGURABLE HEVC SUB-PIXEL INTERPOLATION HARDWARE
    Kalali, Ercan
    Adibelli, Yusuf
    Hamzaoglu, Ilker
    2013 IEEE THIRD INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2013,
  • [36] Hardware Efficient Approximate Adder Design
    Balasubramanian, P.
    Maskell, Douglas
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 0806 - 0810
  • [37] Hardware Architecture for Realtime HEVC Intra Prediction
    Lam, Duc Khai
    Nguyen, Pham The Anh
    Tran, Tuan Anh
    ELECTRONICS, 2023, 12 (07)
  • [38] Hardware-efficient and high-speed Integer Motion Estimation Architecture for HEVC
    Vu Nam Dinh
    Hoang Anh Phuong
    Vo Le Cuong
    Nguyen Vu Thang
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
  • [39] Hardware architecture design of HEVC entropy decoding
    Wang, Shiyu
    Zhang, Shengbing
    Wang, Jihe
    Chang, Libo
    Feng, Liangyou
    Fan, Xiaoya
    19TH IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING WITH APPLICATIONS (ISPA/BDCLOUD/SOCIALCOM/SUSTAINCOM 2021), 2021, : 1143 - 1150
  • [40] EFFICIENT HARDWARE ARCHITECTURE FOR PARTICLE FILTER BASED OBJECT TRACKING
    Abd El-Halym, Howida A.
    Mahmoud, Imbaby I.
    Habib, S. E. -D.
    2010 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, 2010, : 4497 - 4500