A pipelined VLSI architecture for Sample Adaptive Offset (SAO) filter and deblocking filter of HEVC

被引:9
|
作者
Shen, Sha [1 ]
Shen, Weiwei [1 ]
Fan, Yibo [1 ]
Zeng, Xiaoyang [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 11期
关键词
HEVC; Sample Adaptive Offset (SAO) filter; deblocking filter; in-loop filter; CYCLES/MB;
D O I
10.1587/elex.10.20130272
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper present a high throughput design for Sample Adaptive offset (SAO) filter and deblocking filter used in an HEVC decoder. A five-stage pipelined architecture is proposed to support both SAO filter and deblocking filter on a 32 x 32 pixel block basis. Deblocking filter and SAO filter can work simultaneously in consecutive pipeline stages. The on-chip SRAM can also be shared by deblocking filter and SAO filter. Coupled with the novel filter order, an interlaced SRAM memory mapping scheme is proposed to increase the throughput for deblocking filter. The experimental results show that our design can support 4K x 2K @60 fps (4096 x 2304) HEVC video sequence at the working frequency of only 60.8 MHz.
引用
收藏
页码:1 / 11
页数:11
相关论文
共 50 条
  • [21] Parallel-pipelined architecture of H.264 deblocking filter with adaptive dynamic power
    Wei H.
    Lin T.
    Journal of Shanghai Jiaotong University (Science), 2010, 15 (2) : 224 - 230
  • [22] VLSI architecture prototyping of pipelined IIR digital filter
    Alam, M
    Badawy, W
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 1031 - 1035
  • [23] A High-Throughput HEVC Deblocking Filter VLSI Architecture for 8kx4k Application
    Cheng, Wei
    Fan, Yibo
    Lu, YanHeng
    Jin, Yize
    Zeng, Xiaoyang
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 605 - 608
  • [24] An efficient interpolation filter VLSI architecture for HEVC standard
    Wei Zhou
    Xin Zhou
    Xiaocong Lian
    Zhenyu Liu
    Xiaoxiang Liu
    EURASIP Journal on Advances in Signal Processing, 2015
  • [25] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC STANDARD
    Lian, Xiaocong
    Zhou, Wei
    Duan, Zhemin
    Li, Rong
    2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 384 - 388
  • [26] An efficient interpolation filter VLSI architecture for HEVC standard
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    Liu, Zhenyu
    Liu, Xiaoxiang
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2015, : 1 - 12
  • [27] An Efficient Deblocking Filter Algorithm for HEVC
    Kang Runlong
    Zhou Wei
    Huang Xiaodong
    Dong BingChao
    2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 379 - 383
  • [28] A directional and scalable streaming deblocking filter hardware architecture for HEVC decoder
    Baldev, Swamy
    Rathore, Pradeep Kumar
    Peesapati, Rangababu
    Anumandla, Kiran Kumar
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 84
  • [29] A pipelined hardware architecture of deblocking filter in H.264/AVC
    Chen, Qing
    Zheng, Wei
    Fang, Jian
    Luo, Kai
    Shi, Bing
    Zhang, Ming
    Zhang, Xianmin
    2008 THIRD INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA, VOLS 1-3, 2008, : 774 - +
  • [30] A parallel implementation of deblocking filter based on video array architecture for HEVC
    Jiang, Lin
    Yang, Qian
    Zhu, Yun
    Deng, JunYong
    2016 SEVENTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2016,