High-Throughput Parallel Architecture for H.265/HEVC Deblocking Filter

被引:0
|
作者
Le, Hoai-Huong Nguyen [1 ]
Bae, Jongwoo [1 ]
机构
[1] Myongji Univ, Dept Informat & Commun Engn, Gyeonggi Do 449728, South Korea
基金
新加坡国家研究基金会;
关键词
video compression; H.265/HEVC; deblocking filter; VLSI design; parallel processing;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A novel parallel VLSI architecture is proposed in order to improve the performance of the H.265/HEVC deblocking filter. The overall computation is pipelined, and a new parallel-zigzag processing order is introduced to achieve high throughput. The processing order of the filter is efficiently rearranged to process the horizontal edges and vertical edges at the same time. The proposed H.265/HEVC deblocking filter architecture improves the parallelism by dissolving the data dependency between the adjacent filtering operations. Our design is also compatible with H.264/AVC. Experimental results demonstrate that our architecture shows the best performance compared with other architectures known so far at the expense of the slightly increased gate count. We improve the performance by 52.3%, while the area is increased by 25.8% compared with the previously known best architecture for H.264/AVC. The operating clock frequency of our design is 226 MHz in TSMC LVT 65 process. The proposed design delivers the performance to process 1080p HD at 60 fps.
引用
收藏
页码:281 / 294
页数:14
相关论文
共 50 条
  • [31] A Comparison of H.265/HEVC Implementations
    Zach, Ondrej
    Slanina, Martin
    [J]. 2014 56TH INTERNATIONAL SYMPOSIUM ELMAR (ELMAR), 2014, : 147 - 150
  • [32] Temporal Distortions in H.265/HEVC
    Yang, Kaifang
    Wan, Shuai
    Gong, Yanchao
    Yang, Yuan
    Feng, Yan
    [J]. 2016 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA), 2016,
  • [34] Watermarking for HEVC/H.265 Stream
    Ogawa, Kazuto
    Ohtake, Go
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2015, : 102 - 103
  • [35] HARDWARE ARCHITECTURE OF THE FAST MODE DECISION ALGORITHM FOR H.265/HEVC
    Zhao, Wenjun
    Onoye, Takao
    Song, Tian
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 1258 - 1262
  • [36] Five-stage pipelined dual-edge deblocking filter architecture for H.265 video codec
    Christopher, Prayline Rajabai
    Sathasivam, Sivanantham
    [J]. IEICE ELECTRONICS EXPRESS, 2019, 16 (22): : 1 - 6
  • [37] Hardware Architecture of the Fast Mode Decision Algorithm for H.265/HEVC
    Zhao, Wenjun
    Onoye, Takao
    Song, Tian
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (08) : 1787 - 1795
  • [38] A parallel implementation of deblocking filter based on video array architecture for HEVC
    Jiang, Lin
    Yang, Qian
    Zhu, Yun
    Deng, JunYong
    [J]. 2016 SEVENTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2016,
  • [39] A High-Throughput and Memory-Efficient Deblocking Filter Hardware Architecture for VVC
    Hou, Bingjing
    Huang, Leilei
    Jing, Minge
    Fan, Yibo
    [J]. IEEE Transactions on Circuits and Systems for Video Technology, 2024, 34 (12) : 13569 - 13583
  • [40] A COMPARISON OF CABAC THROUGHPUT FOR HEVC/H.265 VS. AVC/H.264
    Sze, Vivienne
    Budagavi, Madhukar
    [J]. 2013 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2013, : 165 - 170