Architecture design of the high-throughput compensator and interpolator for the H.265/HEVC encoder

被引:0
|
作者
Grzegorz Pastuszak
Maciej Trochimiuk
机构
[1] Warsaw University of Technology,Institute of Radioelectronics
来源
关键词
Video coding; Interpolation; Motion estimation; H.265/HEVC; FPGA; Very large-scale integration (VLSI);
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the architecture of the high-throughput compensator and the interpolator used in the motion estimation of the H.265/HEVC encoder. The architecture can process 8×8 blocks in each clock cycle. The design allows the random order of checked coding blocks and motion vectors. This feature makes the architecture suitable for different search algorithms. The interpolator embeds 64 multiplierless reconfigurable filter cores to support computations for different fractional-pel positions. Synthesis results show that the design can operate at 200 and 400 MHz when implemented in FPGA Arria II and TSMC 90 nm, respectively. The computational scalability enables the proposed architecture to trade the throughput for the compression efficiency. If 2160p@30fps video is encoded, the design clocked at 400 MHz can check about 100 motion vectors for 8×8 blocks.
引用
收藏
页码:663 / 673
页数:10
相关论文
共 50 条
  • [1] Architecture design of the high-throughput compensator and interpolator for the H.265/HEVC encoder
    Pastuszak, Grzegorz
    Trochimiuk, Maciej
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 11 (04) : 663 - 673
  • [2] High-Throughput Binary Arithmetic Encoder Architecture for CABAC in H.265/HEVC
    Chen, Cheng
    Liu, Kaili
    Chen, Song
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1416 - 1418
  • [3] High-Throughput Parallel Architecture for H.265/HEVC Deblocking Filter
    Le, Hoai-Huong Nguyen
    Bae, Jongwoo
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2014, 30 (02) : 281 - 294
  • [4] High-throughput parallel architecture for H.265/HEVC deblocking filter
    Department of Information and Communication Engineering, Myongji University, Gyeonggi-Do, 449-728, Korea, Republic of
    J. Inf. Sci. Eng., 2 (281-294):
  • [5] Algorithm and Architecture Design of the H.265/HEVC Intra Encoder
    Pastuszak, Grzegorz
    Abramowski, Andrzej
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2016, 26 (01) : 210 - 222
  • [6] High throughput entropy decoder design for H.265/HEVC
    Choi, Jung-Ah
    Ho, Yo-Sung
    MULTIMEDIA TOOLS AND APPLICATIONS, 2017, 76 (07) : 9877 - 9890
  • [7] Ultra-High-Throughput VLSI Architecture of H.265/HEVC CABAC Encoder for UHDTV Applications
    Zhou, Dajiang
    Zhou, Jinjia
    Fei, Wei
    Goto, Satoshi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2015, 25 (03) : 497 - 507
  • [8] High throughput entropy decoder design for H.265/HEVC
    Jung-Ah Choi
    Yo-Sung Ho
    Multimedia Tools and Applications, 2017, 76 : 9877 - 9890
  • [9] H.265/HEVC Encoder for UHDTV
    Ikeda, Mitsuo
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 687 - 688
  • [10] Flexible Architecture Design for H.265/HEVC Inverse Transform
    Grzegorz Pastuszak
    Circuits, Systems, and Signal Processing, 2015, 34 : 1931 - 1945