On the design of fast, easily testable ALU's

被引:4
|
作者
Blanton, RD [1 ]
Hayes, JP
机构
[1] Carnegie Mellon Univ, Elect & Comp Dept, Pittsburgh, PA 15213 USA
[2] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
关键词
ALU design; functional faults; regular circuits; testability;
D O I
10.1109/92.831442
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A design methodology for implementing fast, easily testable arithmetic logic units (ALU's) is presented. Here, we describe a set of fast adder designs, which are testable with a test set that has either theta(N) complexity (Lin-testable) or theta(1) complexity (C-testable), where N is the input operand size of the ALU, The various levels of testability are achieved by exploiting some inherent properties of carry-lookahead addition. The Lin-testable and C-testable ALU designs require only one extra input, regardless of the size of the ALU. The area overhead for a high-speed 64-bit Lin-testable ALU is only 0.5%.
引用
收藏
页码:220 / 223
页数:4
相关论文
共 50 条
  • [1] Design of a fast, easily testable ALU
    Blanton, RD
    Hayes, JP
    [J]. 14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 9 - 16
  • [2] DESIGN OF EASILY TESTABLE LOGIC
    ROMANKEVICH, AM
    STUKACH, ND
    [J]. AUTOMATION AND REMOTE CONTROL, 1991, 52 (03) : 428 - 434
  • [3] DESIGN AND TESTING OF EASILY TESTABLE PLA
    MOTTALIB, MA
    DASGUPTA, P
    [J]. IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1991, 138 (05): : 357 - 360
  • [4] DESIGN OF EASILY TESTABLE ITERATIVE SYSTEMS
    RUBIO, A
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1987, 20 (1-3): : 141 - 146
  • [5] THE DESIGN OF EASILY TESTABLE VLSI ARRAY MULTIPLIERS
    SHEN, JP
    FERGUSON, FJ
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (06) : 554 - 560
  • [6] EASILY TESTABLE DESIGN OF LARGE DIGITAL CIRCUITS
    FUNATSU, S
    WAKATSUKI, N
    YAMADA, A
    [J]. NEC RESEARCH & DEVELOPMENT, 1979, (54): : 49 - 55
  • [7] DESIGN OF EASILY TESTABLE BIT-SLICED SYSTEMS
    SRIDHAR, T
    HAYES, JP
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1981, 30 (11) : 842 - 854
  • [8] EASILY TESTABLE DESIGN OF LARGE DIGITAL CIRCUITS.
    Funatsu, Shigehiro
    Wakatsuki, Nobuo
    Yamada, Akihiko
    [J]. NEC Research and Development, 1979, (54): : 49 - 55
  • [9] DESIGN OF EASILY TESTABLE BIT-SLICED SYSTEMS
    SRIDHAR, T
    HAYES, JP
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1981, 28 (11): : 1046 - 1058