Investigation of Design and Material Optimization on High bandwidth Package on Package

被引:0
|
作者
Hu, Ian [1 ]
Lai, Wei-Hong [1 ]
Wang, Ming-Han [1 ]
机构
[1] Adv Semicond Engn ASE Inc, Kaohsiung 811, Taiwan
关键词
High bandwidth PoP; Substrate interposer (SI); Warpage; Finite element method;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High bandwidth Package on Package (HBPoP) had be well used which replaced FCMAPPOP in high-end mobile products with its advantages of wide 110 counts, high performance and the better integration between application processor and stacked memory packages. The structure of HBPoP is utilized flip-chip technology with ball grid array (BGA) balls on the bottom package and connect top DRAM package with substrate interposer (SI). In order to well mount with top memory package, the package warpage control is an essential issue since DRAM package is produced from various suppliers. Hence HBPOP has strict specification to control warpage performance from room temperature to reflow temperature. However, the coefficient of thermal expansion (CTE) mismatch between different materials causes serious warpage issue and affects yield of memory stacking in thermal loading. This study adopted finite element method and consider substrate trace layout to assess the warpage performance and validate with measurement results to build up a robust prediction model. Several geometrical and material factors were investigated, including: interposer pattern design, SI and bottom substrate thickness, SI core type, DAF size...etc. Consequently, high CTE SI core, small DAF size, thin bottom substrate and thick SI copper thickness have significant influence for better warpage performance.
引用
收藏
页码:839 / 843
页数:5
相关论文
共 50 条
  • [31] Package design
    Ammann, Les
    Advanced Packaging, 2002, 11 (01):
  • [32] PACKAGE DESIGN
    PUTMAN, RA
    SOAP AND CHEMICAL SPECIALITIES, 1968, 44 (01): : 134 - &
  • [33] Design and investigation of a high integrated reliable ceramic package for surface mount technology
    Tang, Lifeng
    Wang, Yunyan
    Liang, Qiushi
    Xia, Qingshui
    Zhou, Hao
    MICROELECTRONICS JOURNAL, 2021, 114
  • [34] Package on Package DDR Power Integrity Design
    Shu, Heng Chuan
    Quek, Li Chuang
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2014, : 559 - 562
  • [35] PACKAGE ASSEMBLY DESIGN KITS – THE FUTURE OF ADVANCED PACKAGE DESIGN
    Fuentes R.
    Advancing Microelectronics, 2023, Symposium : 5 - 8
  • [36] Bandwidth and Gain Enhancement of Antenna in Package
    Tong, Z.
    Fischer, A.
    Stelzer, A.
    Maurer, L.
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 149 - 152
  • [37] High Density PoP (Package-on-Package) and Package Stacking Development
    Dreiza, Moody
    Yoshida, Akito
    Ishibashi, Kazuo
    Maeda, Tadashi
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1397 - +
  • [38] Battery package design optimization for small electric aircraft
    Wang, Mingkai
    Zhang, Shuguang
    Diepolder, Johannes
    Holzapfel, Florian
    CHINESE JOURNAL OF AERONAUTICS, 2020, 33 (11) : 2864 - 2876
  • [39] ADOpy: a python']python package for adaptive design optimization
    Yang, Jaeyeong
    Pitt, Mark A.
    Ahn, Woo-Young
    Myung, Jay I.
    BEHAVIOR RESEARCH METHODS, 2021, 53 (02) : 874 - 897
  • [40] The Balun Design by Embedding High Permittivity Material in The Substrate of CSP Package with Large Size
    Lu, Ying-Wei
    Fang, Bo-Siang
    Mi, Hsuan-Hao
    Chen, Kuan-Ta
    Tsai, Mike
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 807 - 810