Investigation of Design and Material Optimization on High bandwidth Package on Package

被引:0
|
作者
Hu, Ian [1 ]
Lai, Wei-Hong [1 ]
Wang, Ming-Han [1 ]
机构
[1] Adv Semicond Engn ASE Inc, Kaohsiung 811, Taiwan
关键词
High bandwidth PoP; Substrate interposer (SI); Warpage; Finite element method;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High bandwidth Package on Package (HBPoP) had be well used which replaced FCMAPPOP in high-end mobile products with its advantages of wide 110 counts, high performance and the better integration between application processor and stacked memory packages. The structure of HBPoP is utilized flip-chip technology with ball grid array (BGA) balls on the bottom package and connect top DRAM package with substrate interposer (SI). In order to well mount with top memory package, the package warpage control is an essential issue since DRAM package is produced from various suppliers. Hence HBPOP has strict specification to control warpage performance from room temperature to reflow temperature. However, the coefficient of thermal expansion (CTE) mismatch between different materials causes serious warpage issue and affects yield of memory stacking in thermal loading. This study adopted finite element method and consider substrate trace layout to assess the warpage performance and validate with measurement results to build up a robust prediction model. Several geometrical and material factors were investigated, including: interposer pattern design, SI and bottom substrate thickness, SI core type, DAF size...etc. Consequently, high CTE SI core, small DAF size, thin bottom substrate and thick SI copper thickness have significant influence for better warpage performance.
引用
收藏
页码:839 / 843
页数:5
相关论文
共 50 条
  • [21] Design considerations for package on package underfill
    Asymtek, United States
    不详
    Adv Packag, 2008, 8 (14-16):
  • [22] Interconnection effects in package on package design
    Pulici, P.
    Candela, G.
    Campardo, G.
    Vanalli, G. P.
    Stoppino, P. P.
    Losavio, A.
    Lessio, T.
    Dellutri, M.
    Guarnaccia, D.
    Lo Iacono, F.
    2007 IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, 2007, : 163 - +
  • [23] Probabilistic design approach for package design and solder joint reliability optimization for a lead free BGA package
    Limaye, P
    Vandeveld, B
    Van de Peer, J
    Donders, S
    Darveaux, R
    THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2005, : 531 - 537
  • [24] FOPOP Warpage Analysis for Package Design Optimization
    Zhang, Ken
    Lin, Vito
    Shih, Teny
    Kang, Andrew
    Wang, Yupo
    2023 International Conference on Electronics Packaging, ICEP 2023, 2023, : 77 - 78
  • [25] Custom Design Experiments for Semiconductor Package Optimization
    Lee, Yung-Seop
    Ko, Hyewon
    Park, Min Soo
    Ju, Yonghan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2024, 14 (12): : 2380 - 2390
  • [26] ADOpy: a python package for adaptive design optimization
    Jaeyeong Yang
    Mark A. Pitt
    Woo-Young Ahn
    Jay I. Myung
    Behavior Research Methods, 2021, 53 : 874 - 897
  • [27] High-density package design
    Sandhu, Javed
    Varga, Ed
    Advanced Packaging, 2005, 14 (05): : 24 - 25
  • [28] On-package decoupling optimization with package macromodels
    Zheng, H
    Krauter, B
    Pileggi, L
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 723 - 726
  • [29] Package design for high performance ICs
    Dandia, S
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2004, : 5 - 5
  • [30] LTCC Package for High-bandwidth Logic to Memory Interconnection
    Chujo, Norio
    Uematsu, Yutaka
    Takai, Toshiaki
    Toyama, Masahiro
    Masukawa, Junichi
    Nagatomo, Hiroyuki
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 5 - 8