A 4.1-mW 3.5-GS/s 6-Bit Time-Interleaved ADC in 40-nm CMOS

被引:2
|
作者
Spagnolo, Annachiara [1 ,2 ]
Verbruggen, Bob [2 ]
Wambacq, Piet [2 ,3 ]
D'Amico, Stefano [1 ]
机构
[1] Univ Salento, Dept Innovat Engn DII, I-73100 Lecce, Italy
[2] IMEC, B-3001 Leuven, Belgium
[3] VUB, Dept Elect & Informat ETRO, B-1050 Brussels, Belgium
关键词
Analog-to-digital converter (ADC); CMOS; digital calibration; time interleaved; COMPARATOR;
D O I
10.1109/TCSII.2014.2327340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an improved timing scheme for a 4x interleaved 6-bit pipelined binary search (PLBS) analog-to-digital converter (ADC). The individual channel consists of a calibrated fully dynamic PLBS architecture with a 1-bit folding front-end. This work enhances the ADC conversion rate up to 3.5 GS/s, for 4.1-mW power consumption. The peak spurious-free dynamic range and signal-to-noise-plus-distortion ratio (SNDR) are 44.1 and 31.2 dB, respectively, measured for low input frequency. With near-Nyquist input frequency, the SNDR drops to 29.5 dB, yielding an energy-per-conversion step of 48 fJ. The prototype has been fabricated in a 40-nm low-power digital CMOS process. The ADC active area is 250 x 120 m(2).
引用
收藏
页码:466 / 470
页数:5
相关论文
共 50 条
  • [41] A 10-bit 1.2 GS/s 45 mW time-interleaved SAR ADC with background calibration
    Xu Dai-guo
    Pu-Jie
    Xu Shi-liu
    Zhang Zheng-ping
    Chen Kai-rang
    Cheng Yi-yi
    Zhang Jun-an
    Wang Jian-an
    IEICE ELECTRONICS EXPRESS, 2018, 15 (03):
  • [42] A 10 GS/s time-interleaved ADC in 0.25 micrometer CMOS technology
    Aytar, Oktay
    Tangel, Ali
    Afacan, Engin
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2017, 68 (06): : 415 - 424
  • [43] A 40-mW 7-bit 2.2-GS/s Time-Interleaved Subranging CMOS ADC for Low-Power Gigabit Wireless Communications
    Ku, I-Ning
    Xu, Zhiwei
    Kuan, Yen-Cheng
    Wang, Yen-Hsiang
    Chang, Mau-Chung Frank
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (08) : 1854 - 1865
  • [44] A 2 x 20-Gb/s, 1.2-pJ/bit, Time-Interleaved Optical Receiver in 40-nm CMOS
    Huang, Shih-Hao
    Hung, Zheng-Hao
    Chen, Wei-Zen
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 97 - 100
  • [45] A 1.2 V 2.64 GS/s 8bit 39 mW Skew-Tolerant Time-interleaved SAR ADC in 40 nm Digital LP CMOS for 60 GHz WLAN
    Kundu, Sandipan
    Lu, Julia H.
    Alpman, Erkan
    Lakdawala, Hasnain
    Paramesh, Jeyanandh
    Jung, Byunghoo
    Zur, Sarit
    Gordon, Eshel
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [46] A 56-GS/s 8-bit Time-Interleaved ADC With ENOB and BW Enhancement Techniques in 28-nm CMOS
    Sun, Kexu
    Wang, Guanhua
    Zhang, Qing
    Elahmadi, Salam
    Gui, Ping
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (03) : 821 - 833
  • [47] A 4GS/s 8-bit time-interleaved SAR ADC with an energy-efficient architecture in 130 nm CMOS
    Solis, Fredy
    Fernandez Bocco, Alvaro
    Galetto, Agustin C.
    Passetti, Leandro
    Hueda, Mario R.
    Reyes, Benjamin T.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) : 3171 - 3185
  • [48] 5-GS/s, 13-mW, 2-channel Time-Interleaved Asynchronous ADC in 65nm CMOS
    Liu, Xu
    Ma, Shunli
    Yan, Mei
    Ren, Junyan
    Yu, Hao
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [49] A 5GS/s 10b 76mW Time-interleaved SAR ADC in 28nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Kim, Kwang Young
    Zhang, Chaoming
    Singor, Frank
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [50] A 6-bit 1.6-GS/s Domino-SAR ADC in 55nm CMOS
    Chung, Yung-Hui
    Rih, Wei-Shu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 216 - 217