A 4.1-mW 3.5-GS/s 6-Bit Time-Interleaved ADC in 40-nm CMOS

被引:2
|
作者
Spagnolo, Annachiara [1 ,2 ]
Verbruggen, Bob [2 ]
Wambacq, Piet [2 ,3 ]
D'Amico, Stefano [1 ]
机构
[1] Univ Salento, Dept Innovat Engn DII, I-73100 Lecce, Italy
[2] IMEC, B-3001 Leuven, Belgium
[3] VUB, Dept Elect & Informat ETRO, B-1050 Brussels, Belgium
关键词
Analog-to-digital converter (ADC); CMOS; digital calibration; time interleaved; COMPARATOR;
D O I
10.1109/TCSII.2014.2327340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an improved timing scheme for a 4x interleaved 6-bit pipelined binary search (PLBS) analog-to-digital converter (ADC). The individual channel consists of a calibrated fully dynamic PLBS architecture with a 1-bit folding front-end. This work enhances the ADC conversion rate up to 3.5 GS/s, for 4.1-mW power consumption. The peak spurious-free dynamic range and signal-to-noise-plus-distortion ratio (SNDR) are 44.1 and 31.2 dB, respectively, measured for low input frequency. With near-Nyquist input frequency, the SNDR drops to 29.5 dB, yielding an energy-per-conversion step of 48 fJ. The prototype has been fabricated in a 40-nm low-power digital CMOS process. The ADC active area is 250 x 120 m(2).
引用
收藏
页码:466 / 470
页数:5
相关论文
共 50 条
  • [21] A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS
    Hayun Chung
    Zeynep Toprak Deniz
    Alexander Rylyakov
    John Bulzacchelli
    Daniel Friedman
    Gu-Yeon Wei
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 299 - 310
  • [22] A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS
    Chung, Hayun
    Deniz, Zeynep Toprak
    Rylyakov, Alexander
    Bulzacchelli, John
    Friedman, Daniel
    Wei, Gu-Yeon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (02) : 299 - 310
  • [23] A TIQ based 6-bit 8 Gs/s time interleaved ADC design
    Tangel, Ali
    Yurekli, Lutfiye Busra
    Aytar, Oktay
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 113 (02) : 211 - 221
  • [24] A 10-GS/s 6-Bit Track-and-Hold Amplifier for Time-Interleaved SAR ADCs in 65-nm CMOS
    Zhang, Liang
    Li, Dengquan
    Zhu, Zhangming
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (08)
  • [25] A 65-nm CMOS 6-Bit 20 GS/s Time-Interleaved DAC With Full-Binary Sub-DACs
    Kim, Si-Nai
    Kim, Woo-Cheol
    Seo, Min-Jae
    Ryu, Seung-Tak
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (09) : 1154 - 1158
  • [26] A TIQ based 6-bit 8 Gs/s time interleaved ADC design
    Ali Tangel
    Lutfiye Busra Yurekli
    Oktay Aytar
    Analog Integrated Circuits and Signal Processing, 2022, 113 : 211 - 221
  • [27] A Single-Channel, 1.25-GS/s, 6-bit, 6.08-mW Asynchronous Successive-Approximation ADC With Improved Feedback Delay in 40-nm CMOS
    Jiang, Tao
    Liu, Wing
    Zhong, Freeman Y.
    Zhong, Charlie
    Hu, Kangmin
    Chiang, Patrick Yin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (10) : 2444 - 2453
  • [28] A 6-bit, 1-GS/s, 9.9-mW, Interpolated Subranging ADC in 65-nm CMOS
    Danjo, Takumi
    Yoshioka, Masato
    Isogai, Masayuki
    Hoshino, Masanori
    Tsukamoto, Sanroku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (03) : 673 - 682
  • [29] A 69.5 mW 20 GS/s 6b Time-Interleaved ADC With Embedded Time-to-Digital Calibration in 32 nm CMOS SOI
    Chen, Vanessa H. -C.
    Pileggi, Lawrence
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2891 - 2901
  • [30] A four-channel time-interleaved 30-GS/s 6-bit ADC in 0.18 μm SiGe BiCMOS technology
    Xiaoge ZHU
    Danyu WU
    Lei ZHOU
    Yinkun HUANG
    Jin WU
    Xinyu LIU
    Science China(Information Sciences), 2017, 60 (12) : 283 - 285