A 4.1-mW 3.5-GS/s 6-Bit Time-Interleaved ADC in 40-nm CMOS

被引:2
|
作者
Spagnolo, Annachiara [1 ,2 ]
Verbruggen, Bob [2 ]
Wambacq, Piet [2 ,3 ]
D'Amico, Stefano [1 ]
机构
[1] Univ Salento, Dept Innovat Engn DII, I-73100 Lecce, Italy
[2] IMEC, B-3001 Leuven, Belgium
[3] VUB, Dept Elect & Informat ETRO, B-1050 Brussels, Belgium
关键词
Analog-to-digital converter (ADC); CMOS; digital calibration; time interleaved; COMPARATOR;
D O I
10.1109/TCSII.2014.2327340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an improved timing scheme for a 4x interleaved 6-bit pipelined binary search (PLBS) analog-to-digital converter (ADC). The individual channel consists of a calibrated fully dynamic PLBS architecture with a 1-bit folding front-end. This work enhances the ADC conversion rate up to 3.5 GS/s, for 4.1-mW power consumption. The peak spurious-free dynamic range and signal-to-noise-plus-distortion ratio (SNDR) are 44.1 and 31.2 dB, respectively, measured for low input frequency. With near-Nyquist input frequency, the SNDR drops to 29.5 dB, yielding an energy-per-conversion step of 48 fJ. The prototype has been fabricated in a 40-nm low-power digital CMOS process. The ADC active area is 250 x 120 m(2).
引用
收藏
页码:466 / 470
页数:5
相关论文
共 50 条
  • [31] A 6-bit, 1.2 GHz interleaved SAR ADC in 90nm CMOS
    Dondi, Silvia
    Vecchi, Davide
    Boni, Andrea
    Bigi, Marco
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 301 - +
  • [32] A four-channel time-interleaved 30-GS/s 6-bit ADC in 0.18 μm SiGe BiCMOS technology
    Zhu, Xiaoge
    Wu, Danyu
    Zhou, Lei
    Huang, Yinkun
    Wu, Jin
    Liu, Xinyu
    SCIENCE CHINA-INFORMATION SCIENCES, 2017, 60 (12)
  • [33] A 12 Bit 500 MS/s Sub-2 Radix SAR ADC for a Time-Interleaved 8 GS/s ADC in 28 nm CMOS
    Buballa, Frowin
    Linnhoff, Sebastian
    Reinhold, Michael
    Gerfers, Friedel
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [34] A four-channel time-interleaved 30-GS/s 6-bit ADC in 0.18 μm SiGe BiCMOS technology
    Xiaoge Zhu
    Danyu Wu
    Lei Zhou
    Yinkun Huang
    Jin Wu
    Xinyu Liu
    Science China Information Sciences, 2017, 60
  • [35] An 8-Bit 0.333-2 GS/s Configurable Time-Interleaved SAR ADC in 65-nm CMOS
    Li, Dengquan
    Zhang, Liang
    Zhu, Zhangming
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (06)
  • [36] A 40-mW 7-bit 2.2-GS/s Time-Interleaved Subranging ADC for Low-Power Gigabit Wireless Communications in 65-nm CMOS
    Ku, I-Ning
    Xu, Zhiwei
    Kuan, Yen-Cheng
    Wang, Yen-Hsiang
    Chang, Mau-Chung Frank
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [37] A 5-GS/s 10-b 76-mW Time-Interleaved SAR ADC in 28 nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Zhang, Chaoming
    Singor, Frank
    Abraham, Jacob
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (07) : 1673 - 1683
  • [38] A 1.2 V 2.64 GS/s 8 bit 39 mW Skew-Tolerant Time-interleaved SAR ADC in 40 nm Digital LP CMOS for 60 GHz WLAN
    Kundu, Sandipan
    Alpman, Erkan
    Lu, Julia Hsin-Lin
    Lakdawala, Hasnain
    Paramesh, Jeyanandh
    Jung, Byunghoo
    Zur, Sarit
    Gordon, Eshel
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (08) : 1929 - 1939
  • [39] A 2.6 mW 6 bit 2.2 GS/s Fully Dynamic Pipeline ADC in 40 nm Digital CMOS
    Verbruggen, Bob
    Craninckx, Jan
    Kuijk, Maarten
    Wambacq, Piet
    Van der Plas, Geert
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (10) : 2080 - 2090
  • [40] A 4x Time-Domain Interpolation 6-bit 3.4 GS/s 12.6 mW Flash ADC in 65 nm CMOS
    Liu, Jianwei
    Chan, Chi-Hang
    Sin, Sai-Weng
    Sen-Pan U
    Martins, Rui Paulo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (04) : 395 - 404