A repeater optimization methodology for deep sub-micron, high performance processors

被引:18
|
作者
Li, D
Pua, A
Srivastava, P
Ko, U
机构
关键词
D O I
10.1109/ICCD.1997.628945
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the process technology scales down to deep sub-micron and frequency of a high-performance processor increases beyond 300 MHz, coupling induced signal integrity problems become more severe. Ignoring coupling effects can lead to functional failures or speed degradation. As a result, the traditional approach of repeater insertion driven by propagation delay and slew rate optimization becomes inadequate. In this paper, we propose a design methodology to select optimal repeaters for high-performance processors by considering not only the delay and slew rate, but also crosstalk effects. A Concurrent Decision Diagram (CDD) is further suggested to achieve crosstalk constraints with various trade-offs.
引用
收藏
页码:726 / 731
页数:6
相关论文
共 50 条
  • [41] Analysis of Contact Resistance Effect to SRAM Performance in Deep Sub-Micron technology
    Huang, Stella
    Wong, Waisum
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 873 - 875
  • [42] Sub-micron machining forms high performance on-wafer chromatograph
    不详
    ELECTRONICS WORLD, 2008, 114 (1864): : 6 - 6
  • [43] Analysis of ground bounce in deep sub-micron circuits
    Chang, YS
    Gupta, SK
    Breuer, MA
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 110 - 116
  • [44] Soft errors in very deep sub-micron memories
    Jones, ME
    ELECTRONIC ENGINEERING, 2001, 73 (892): : 51 - 53
  • [45] Parasitic-aware physical design optimization of deep sub-micron analog circuits
    Chan, Henry
    Zilic, Zeljko
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 832 - 835
  • [46] Reducing the cost of scan in deep sub-micron designs
    Rahimi, K
    Soma, M
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 401 - 405
  • [47] High speed ultra wide band comparator in deep sub-micron CMOS
    Mohan, A.
    Zayegh, A.
    Stojcevski, A.
    Vejanovski, R.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 386 - 389
  • [48] Synthesis tool for deep sub-micron chip designs
    Electronic Product Design, 1997, 18 (10):
  • [49] PHYSICAL MODELS FOR DEEP SUB-MICRON DEVICE SIMULATION
    SONODA, K
    INOUE, Y
    TANIGUCHI, K
    HAMAGUCHI, C
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1989, 28 (12): : L2313 - L2315
  • [50] Detection of resistive shorts in deep sub-micron technologies
    Kruseman, B
    van den Oetelaar, S
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 866 - 875