An Optimized FPGA Implementation of DCT Architecture for Image and Video Processing Applications

被引:0
|
作者
Pari, J. Britto [1 ]
Vaithiyanathan, D. [2 ]
机构
[1] Sri Sairam Engn Coll, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
[2] Natl Inst Technol, Dept Elect & Commun Engn, Delhi, India
关键词
Discrete Cosine Transform; Video coding; Pipelined; MAC; Time Division Multiplexing; Field Programmable Gate Array; TRANSFORM; EFFICIENCY; HEVC; APPROXIMATE; STANDARDS;
D O I
10.1109/wispnet45539.2019.9032787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The development of portable devices such as digital cameras and mobile phones led to higher amount of research being dedicated to image and video processing systems. In particular, video processing coding technique such as High Efficiency Video Coding (HEVC) requires low power consumption for the multimedia applications, this leads to extensive development in low area and high speed algorithms. The log time Discrete Cosine Transform (DCT) is increasingly employed for compression standards, since it has remarkable energy compaction properties. Pipelined and MAC based DCT have been implemented in digital hardware to offer better compression at very low circuit complexity. In this paper, a Time division multiplexing (TDM) based DCT architecture is implemented using the concept of resource sharing principle which possess low computational complexity and high speed. This hardware implementation results in reduced area and increased speed compared to the conventional DCT architectures implemented in Field Programmable Gate Array (FPGA) devices.
引用
收藏
页码:186 / 191
页数:6
相关论文
共 50 条
  • [41] RAM allocation algorithm for video processing applications on FPGA
    Lawal, Najeem
    Thornberg, Benny
    O'Nils, Mattias
    Norell, Hakan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2006, 15 (05) : 679 - 699
  • [42] A flexible software architecture for scalable real-time image and video processing applications
    Usamentiaga, Ruben
    Molleda, Julio
    Garcia, Daniel F.
    Bulnes, Francisco G.
    REAL-TIME IMAGE AND VIDEO PROCESSING 2012, 2012, 8437
  • [43] Architecture Implementation of Optimized DSP Accelerator with Modified Booth Recoder in FPGA
    Jiji, Linu M.
    Ragimol
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 520 - 524
  • [44] Implementation of Sobel Edge Detection with Image Processing on FPGA
    Priyankal, V
    Rama, Y. Sri
    Sravani, Kadaru
    Kavya, Basam
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [45] Implementation of image processing algorithms for region identification on an FPGA
    Jackson, DJ
    Wang, CK
    Proceedings of the ISCA 20th International Conference on Computers and Their Applications, 2005, : 349 - 353
  • [46] Optimized FPGA Based Implementation of Particle Filter for Tracking Applications
    Jarrah, Amin
    Jamali, Mohsin M.
    Soheil, Seyyed
    Hosseini, Sadat
    IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON 2014), 2014, : 233 - 236
  • [47] Architecture of an image processing system optimized for neural network
    Takatori, Sunao
    Kumagai, Ryohei
    Yamamoto, Makoto
    Neural Networks, 1988, 1 (1 SUPPL)
  • [48] Implementation of a wavelet transform architecture for image processing
    Diou, C
    Torres, L
    Robert, M
    VLSI: SYSTEMS ON A CHIP, 2000, 34 : 101 - 112
  • [49] Dynamically Reconfigurable Parallel Architecture Implementation of 2D Convolution for Image Processing over FPGA
    Jahiruzzaman, Md.
    Saha, Shumit
    Hawlader, Md. Abul Khayum
    2ND INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION COMMUNICATION TECHNOLOGY (ICEEICT 2015), 2015,
  • [50] Energy Aware Computation Driven Approximate DCT Architecture for Image Processing
    Kaushal, Vikas
    Garg, Bharat
    Jaiswal, Ankur
    Sharma, G. K.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 357 - 362