An Optimized FPGA Implementation of DCT Architecture for Image and Video Processing Applications

被引:0
|
作者
Pari, J. Britto [1 ]
Vaithiyanathan, D. [2 ]
机构
[1] Sri Sairam Engn Coll, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
[2] Natl Inst Technol, Dept Elect & Commun Engn, Delhi, India
关键词
Discrete Cosine Transform; Video coding; Pipelined; MAC; Time Division Multiplexing; Field Programmable Gate Array; TRANSFORM; EFFICIENCY; HEVC; APPROXIMATE; STANDARDS;
D O I
10.1109/wispnet45539.2019.9032787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The development of portable devices such as digital cameras and mobile phones led to higher amount of research being dedicated to image and video processing systems. In particular, video processing coding technique such as High Efficiency Video Coding (HEVC) requires low power consumption for the multimedia applications, this leads to extensive development in low area and high speed algorithms. The log time Discrete Cosine Transform (DCT) is increasingly employed for compression standards, since it has remarkable energy compaction properties. Pipelined and MAC based DCT have been implemented in digital hardware to offer better compression at very low circuit complexity. In this paper, a Time division multiplexing (TDM) based DCT architecture is implemented using the concept of resource sharing principle which possess low computational complexity and high speed. This hardware implementation results in reduced area and increased speed compared to the conventional DCT architectures implemented in Field Programmable Gate Array (FPGA) devices.
引用
收藏
页码:186 / 191
页数:6
相关论文
共 50 条
  • [21] FPGA Implementation of Fully Parallel Distributed Arithmetic Based DCT Architecture
    Kalyani, K.
    Omnath, P. P.
    Priyadarshani, K.
    Srinath, S.
    Rajaram, S.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [22] FPGA implementation of a change-driven image processing architecture for optical flow computation
    Sosa, Julio C.
    Gomez-Fabela, Rocio
    Boluda, Jose A.
    Pardo, Fernando
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 663 - 666
  • [23] FPGA Design and Implementation of Matrix Multiplier Architectures for Image and Signal Processing Applications
    Qasim, Syed M.
    Telba, Ahmed A.
    AlMazroo, Abdulhameed Y.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2010, 10 (02): : 168 - 176
  • [24] Video Image Processing System Based on FPGA
    Xie Shui-Ying
    Han Cheng-Jiang
    2011 AASRI CONFERENCE ON ARTIFICIAL INTELLIGENCE AND INDUSTRY APPLICATION (AASRI-AIIA 2011), VOL 2, 2011, : 334 - 337
  • [25] An optimized DCT based hardware design for FPGA implementation of high altitude images
    Rashid, HU
    Basart, J
    SCONEST 2004: Student Conference on Engineering Sciences and Technology, 2002, : 60 - 66
  • [26] Implementation of A Optimized Systolic Array Architecture for FSBMA using FPGA for Real-time Applications
    Azadfar, Mohammad Mahdi
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2008, 8 (03): : 46 - 51
  • [27] Video image processing with the sonic architecture
    Haynes, SD
    Stone, J
    Cheung, PYK
    Luk, W
    COMPUTER, 2000, 33 (04) : 50 - +
  • [28] FPGA-implementation of signal processing algorithms for video based industrial safety applications
    Velten, J
    Kummert, A
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 1004 - 1007
  • [29] FPGA Implementation for Image Processing Module in TCON
    Ran, Feng
    Wang, Lian-zhou
    PROCEEDINGS OF THE 2009 2ND INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOLS 1-9, 2009, : 3155 - 3158
  • [30] Implementation of Efficient Image Processing Algorithm on FPGA
    Khosla, Robin
    Singh, Balwinder
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 335 - 339