An Optimized FPGA Implementation of DCT Architecture for Image and Video Processing Applications

被引:0
|
作者
Pari, J. Britto [1 ]
Vaithiyanathan, D. [2 ]
机构
[1] Sri Sairam Engn Coll, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
[2] Natl Inst Technol, Dept Elect & Commun Engn, Delhi, India
关键词
Discrete Cosine Transform; Video coding; Pipelined; MAC; Time Division Multiplexing; Field Programmable Gate Array; TRANSFORM; EFFICIENCY; HEVC; APPROXIMATE; STANDARDS;
D O I
10.1109/wispnet45539.2019.9032787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The development of portable devices such as digital cameras and mobile phones led to higher amount of research being dedicated to image and video processing systems. In particular, video processing coding technique such as High Efficiency Video Coding (HEVC) requires low power consumption for the multimedia applications, this leads to extensive development in low area and high speed algorithms. The log time Discrete Cosine Transform (DCT) is increasingly employed for compression standards, since it has remarkable energy compaction properties. Pipelined and MAC based DCT have been implemented in digital hardware to offer better compression at very low circuit complexity. In this paper, a Time division multiplexing (TDM) based DCT architecture is implemented using the concept of resource sharing principle which possess low computational complexity and high speed. This hardware implementation results in reduced area and increased speed compared to the conventional DCT architectures implemented in Field Programmable Gate Array (FPGA) devices.
引用
收藏
页码:186 / 191
页数:6
相关论文
共 50 条
  • [31] A Pareto-Optimal Multi-filter Architecture on FPGA for Image Processing Applications
    Majida Kazmi
    Arshad Aziz
    Dur-e-Shahwar Kundi
    Circuits, Systems, and Signal Processing, 2019, 38 : 4762 - 4786
  • [32] A Pareto-Optimal Multi-filter Architecture on FPGA for Image Processing Applications
    Kazmi, Majida
    Aziz, Arshad
    Kundi, Dur-e-Shahwar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (10) : 4762 - 4786
  • [33] Based on the FPGA Video Image Enhancement System Implementation
    Li, Hui
    Xiang, Fei
    Sun, Ligong
    INTERNATIONAL CONFERENCE ON ELECTRONIC INFORMATION TECHNOLOGY AND INTELLECTUALIZATION (ICEITI 2016), 2016, : 427 - 434
  • [34] Acquisition and Implementation of Video Image Based on DSP and FPGA
    Wang Dongyun
    Li Luowei
    Wang Kai
    Zeng Ping
    PROCEEDINGS OF THE THIRD INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1 - 4, 2010, : 666 - 670
  • [35] SPECIAL ISSUE ON VLSI IMPLEMENTATION FOR DIGITAL IMAGE AND VIDEO PROCESSING APPLICATIONS - FOREWORD
    GHARAVI, H
    PIRSCH, P
    YASUDA, H
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (10): : 1257 - 1258
  • [36] An FPGA Implementation of a RISC-V Based SoC System for Image Processing Applications
    Gholizadehazari, Erfan
    Ayhan, Tuba
    Ors, Berna
    29TH IEEE CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS (SIU 2021), 2021,
  • [37] Image Processing of Composite Video with FPGA Programmable Logic
    Kotyza, J.
    Kasik, V.
    IFAC PAPERSONLINE, 2016, 49 (25): : 482 - 486
  • [38] MULTIDIMENSIONAL VIDEO IMAGE-PROCESSING ARCHITECTURE
    ARBEITER, JH
    OPTICAL ENGINEERING, 1986, 25 (07) : 875 - 880
  • [39] UltraSONIC: A reconfigurable architecture for video image processing
    Haynes, SD
    Epsom, HG
    Cooper, RJ
    McAlpine, PL
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 482 - 491
  • [40] An optimized reconfigurable algorithm for FPGA architecture oriented IoT applications
    Kavitha, M. S.
    Rangarajan, P.
    COGNITIVE SYSTEMS RESEARCH, 2018, 52 : 335 - 341