An Optimized FPGA Implementation of DCT Architecture for Image and Video Processing Applications

被引:0
|
作者
Pari, J. Britto [1 ]
Vaithiyanathan, D. [2 ]
机构
[1] Sri Sairam Engn Coll, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
[2] Natl Inst Technol, Dept Elect & Commun Engn, Delhi, India
关键词
Discrete Cosine Transform; Video coding; Pipelined; MAC; Time Division Multiplexing; Field Programmable Gate Array; TRANSFORM; EFFICIENCY; HEVC; APPROXIMATE; STANDARDS;
D O I
10.1109/wispnet45539.2019.9032787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The development of portable devices such as digital cameras and mobile phones led to higher amount of research being dedicated to image and video processing systems. In particular, video processing coding technique such as High Efficiency Video Coding (HEVC) requires low power consumption for the multimedia applications, this leads to extensive development in low area and high speed algorithms. The log time Discrete Cosine Transform (DCT) is increasingly employed for compression standards, since it has remarkable energy compaction properties. Pipelined and MAC based DCT have been implemented in digital hardware to offer better compression at very low circuit complexity. In this paper, a Time division multiplexing (TDM) based DCT architecture is implemented using the concept of resource sharing principle which possess low computational complexity and high speed. This hardware implementation results in reduced area and increased speed compared to the conventional DCT architectures implemented in Field Programmable Gate Array (FPGA) devices.
引用
收藏
页码:186 / 191
页数:6
相关论文
共 50 条
  • [1] Efficient FPGA architecture of optimized Haar wavelet transform for image and video processing applications
    Sarkar, Sayantam
    Bhairannawar, Satish S.
    MULTIDIMENSIONAL SYSTEMS AND SIGNAL PROCESSING, 2021, 32 (02) : 821 - 844
  • [2] Efficient FPGA architecture of optimized Haar wavelet transform for image and video processing applications
    Sayantam Sarkar
    Satish S. Bhairannawar
    Multidimensional Systems and Signal Processing, 2021, 32 : 821 - 844
  • [3] FPGA Implementation of Optimized Karhunen–Loeve Transform for Image Processing Applications
    Satish S. Bhairannawar
    Sayantam Sarkar
    K. B. Raja
    Journal of Real-Time Image Processing, 2020, 17 : 357 - 370
  • [4] FPGA Implementation of Optimized Karhunen-Loeve Transform for Image Processing Applications
    Bhairannawar, Satish S.
    Sarkar, Sayantam
    Raja, K. B.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2020, 17 (02) : 357 - 370
  • [5] An FPGA-based Architecture for Local Similarity Measure for Image/Video Processing Applications
    Pandey, J. G.
    Karmakar, A.
    Shekhar, C.
    Gurunarayanan, S.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 339 - 344
  • [6] FPGA based Filter Architecture for Image Processing Applications
    Saranya, C.
    Kaviya, R.
    Keerthana, A. K.
    Abishek, M.
    2024 4TH INTERNATIONAL CONFERENCE ON PERVASIVE COMPUTING AND SOCIAL NETWORKING, ICPCSN 2024, 2024, : 231 - 235
  • [7] An automated design flow for optimized implementation of real-time image processing applications onto FPGA
    Kaouane, L
    Akil, M
    Sorel, Y
    IEEE REGION 8 EUROCON 2003, VOL A, PROCEEDINGS: COMPUTER AS A TOOL, 2003, : 71 - 75
  • [8] Design, optimisation and implementation of a DCT/IDCT-based image processing system on FPGA
    Tang, Shensheng
    Sinare, Monali
    Zheng, Yi
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2021, 67 (04) : 303 - 323
  • [9] FPGA implementation of a foveal image processing system for UAV applications
    Nagy, Zoltan
    Zarandy, Akos
    Kiss, Andras
    Nemeth, Mate
    Zsedrovics, Tamas
    2014 14TH INTERNATIONAL WORKSHOP ON CELLULAR NANOSCALE NETWORKS AND THEIR APPLICATIONS (CNNA), 2014,
  • [10] Evaluation and FPGA Implementation of Sparse Linear Solvers for Video Processing Applications
    Greisen, Pierre
    Runo, Marian
    Guillet, Patrice
    Heinzle, Simon
    Smolic, Aljoscha
    Kaeslin, Hubert
    Gross, Markus
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2013, 23 (08) : 1402 - 1407