Temporal partitioning and sequencing of dataflow graphs on reconfigurable systems

被引:0
|
作者
Bobda, C [1 ]
机构
[1] Univ Gesamthsch Paderborn, Heinz Nixdorf Inst, D-33102 Paderborn, Germany
关键词
reconfigurable computing; temporal partitioning; fast synthesis;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
FPGAs(Field Programmable Gate Arrays) are often used as reconfigurable device. Because the functions to be implemented in FPGAs are often too big to fit in one device, they are divided into several partitions or configurations which can fit in the device. According to dependencies given in the function a Schedule is calculated. The partitions are successively downloaded in the device in accordance with the schedule until the complete function is computed. Often the time needed for reconfiguration is too high compared to the computation time [1, 11]. This paper presents a novel method for the reduction of the total reconfiguration time of a function by the generation of a minimal number of configurations. We present the framework that we developed for the fast and easy generation of configurations from a function modeled as DFG (dataflow graph).
引用
收藏
页码:185 / 194
页数:10
相关论文
共 50 条
  • [41] RDF: A Reconfigurable Dataflow Model of Computation
    Fradet, Pascal
    Girault, Alain
    Krishnaswamy, Ruby
    Nicollin, Xavier
    Shafiei, Arash
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2023, 22 (01)
  • [42] Reducing Code Size in Scheduling Synchronous Dataflow Graphs on Multicore Systems
    Ma, Mingze
    Sakellariou, Rizos
    PARMA-DITAM 2018: 9TH WORKSHOP ON PARALLEL PROGRAMMING AND RUNTIME MANAGEMENT TECHNIQUES FOR MANY-CORE ARCHITECTURES AND 7TH WORKSHOP ON DESIGN TOOLS AND ARCHITECTURES FOR MULTICORE EMBEDDED COMPUTING PLATFORMS, 2018, : 57 - 62
  • [43] Data routing in dataflow graphs
    DeCoster, L
    Lauwereins, R
    Peperstraete, JA
    8TH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 1997, : 100 - 106
  • [44] RDF: A Reconfigurable Dataflow Model of Computation
    Fradet, Pascal
    Girault, Alain
    Krishnaswamy, Ruby
    Nicollin, Xavier
    Shafiei, Arash
    ACM Transactions on Embedded Computing Systems, 2022, 22 (01)
  • [45] SARA: Scaling a Reconfigurable Dataflow Accelerator
    Zhang, Yaqi
    Zhang, Nathan
    Zhao, Tian
    Vilim, Matt
    Shahbaz, Muhammad
    Olukotun, Kunle
    2021 ACM/IEEE 48TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA 2021), 2021, : 1041 - 1054
  • [46] An integrated partitioning and synthesis technique for dynamically reconfigurable systems
    Zhang, XJ
    Ng, KW
    PROCEEDINGS OF THE FIFTH JOINT CONFERENCE ON INFORMATION SCIENCES, VOLS 1 AND 2, 2000, : 679 - 682
  • [47] Symbolic Analyses of Dataflow Graphs
    Bouakaz, Adnan
    Fradet, Pascal
    Girault, Alain
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (02)
  • [48] A methodology for partitioning DSP applications in hybrid reconfigurable systems
    Galanis, MD
    Milidonis, A
    Theodoridis, G
    Soudris, D
    Goutis, CE
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1206 - 1209
  • [49] Applied functions in dataflow graphs
    Dorofeev, VA
    Pogrebnoy, VK
    Korus 2005, Proceedings, 2005, : 590 - 591
  • [50] On combining temporal partitioning and sharing of functional units in compilation for reconfigurable architectures
    Cardoso, JMP
    IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (10) : 1362 - 1375