Temporal partitioning and sequencing of dataflow graphs on reconfigurable systems

被引:0
|
作者
Bobda, C [1 ]
机构
[1] Univ Gesamthsch Paderborn, Heinz Nixdorf Inst, D-33102 Paderborn, Germany
关键词
reconfigurable computing; temporal partitioning; fast synthesis;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
FPGAs(Field Programmable Gate Arrays) are often used as reconfigurable device. Because the functions to be implemented in FPGAs are often too big to fit in one device, they are divided into several partitions or configurations which can fit in the device. According to dependencies given in the function a Schedule is calculated. The partitions are successively downloaded in the device in accordance with the schedule until the complete function is computed. Often the time needed for reconfiguration is too high compared to the computation time [1, 11]. This paper presents a novel method for the reduction of the total reconfiguration time of a function by the generation of a minimal number of configurations. We present the framework that we developed for the fast and easy generation of configurations from a function modeled as DFG (dataflow graph).
引用
收藏
页码:185 / 194
页数:10
相关论文
共 50 条
  • [31] Partitioning methodology for dynamically reconfigurable embedded systems
    Harkin, J
    McGinnity, TM
    Maguire, LP
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (06): : 391 - 396
  • [32] Modeling image processing systems with homogeneous parameterized dataflow graphs
    Sen, M
    Bhattacharyya, SS
    Lv, T
    Wolf, W
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 133 - 136
  • [33] An Enhanced Network Flow Algorithm for Temporal Partitioning into Reconfigurable Architectures
    Azibi, Abdo
    Ayadi, Ramzi
    Kaddachi, Med Lassaad
    JOURNAL OF COMPUTERS, 2015, 10 (03) : 176 - 183
  • [34] Temporal partitioning to amortize reconfiguration overhead for dynamically reconfigurable architectures
    Kim, Jinhwan
    Cho, Jeonghun
    Kim, Tag Gon
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (12): : 1977 - 1985
  • [35] Temporal partitioning for partially-reconfigurable-field-programmable gate
    Spillane, J
    Owen, H
    PARALLEL AND DISTRIBUTED PROCESSING, 1998, 1388 : 37 - 42
  • [36] Temporal partitioning of data flow graph for dynamically reconfigurable architecture
    Ouni, Bouraoui
    Ayadi, Ramzi
    Mtibaa, Abdellatif
    JOURNAL OF SYSTEMS ARCHITECTURE, 2011, 57 (08) : 790 - 798
  • [37] Consistency analysis of reconfigurable dataflow specifications
    Bhattacharya, B
    Bhattacharyya, SS
    EMBEDDED PROCESSOR DESIGN CHALLENGES: SYSTEMS, ARCHITECTURES, MODELLING, AND SIMULATION - SAMOS, 2002, 2268 : 1 - 17
  • [38] Exploiting the Parallelism of Heterogeneous Systems using Dataflow Graphs on Top of OpenCL
    Schor, Lars
    Tretter, Andreas
    Scherer, Tobias
    Thiele, Lothar
    2013 IEEE 11TH SYMPOSIUM ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA (ESTIMEDIA), 2013, : 41 - 50
  • [39] RELIABILITY MODELS FOR COMPUTER SYSTEMS: AN OVERVIEW INCLUDING DATAFLOW GRAPHS.
    Bhat, U.Narayan
    Kavi, Krishna M.
    Sadhana - Academy Proceedings in Engineering Sciences, 1987, 11 (1-2) : 167 - 186
  • [40] Modeling multi-periodic Simulink systems by Synchronous Dataflow Graphs
    Klikpo, Enagnon Cedric
    Khatib, Jad
    Munier-Kordon, Alix
    2016 IEEE REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM (RTAS), 2016,