Temporal partitioning and sequencing of dataflow graphs on reconfigurable systems

被引:0
|
作者
Bobda, C [1 ]
机构
[1] Univ Gesamthsch Paderborn, Heinz Nixdorf Inst, D-33102 Paderborn, Germany
关键词
reconfigurable computing; temporal partitioning; fast synthesis;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
FPGAs(Field Programmable Gate Arrays) are often used as reconfigurable device. Because the functions to be implemented in FPGAs are often too big to fit in one device, they are divided into several partitions or configurations which can fit in the device. According to dependencies given in the function a Schedule is calculated. The partitions are successively downloaded in the device in accordance with the schedule until the complete function is computed. Often the time needed for reconfiguration is too high compared to the computation time [1, 11]. This paper presents a novel method for the reduction of the total reconfiguration time of a function by the generation of a minimal number of configurations. We present the framework that we developed for the fast and easy generation of configurations from a function modeled as DFG (dataflow graph).
引用
收藏
页码:185 / 194
页数:10
相关论文
共 50 条
  • [21] RDF: Reconfigurable Dataflow
    Fradet, Pascal
    Girault, Alain
    Krishnaswamy, Ruby
    Nicollin, Xavier
    Shafiei, Arash
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 1709 - 1714
  • [22] Synthesis and Time Partitioning for Reconfigurable Systems
    B. Ouni
    A. Mtibaa
    M. Abid
    Design Automation for Embedded Systems, 2004, 9 : 177 - 191
  • [23] Exploration, Partitioning and Simulation of Reconfigurable Systems
    Dittmann, Florian
    Rammig, Franz
    Streubuehr, Martin
    Haubelt, Christian
    Schallenberg, Andreas
    Nebel, Wolfgang
    IT-INFORMATION TECHNOLOGY, 2007, 49 (03): : 149 - 156
  • [24] Synthesis and time partitioning for reconfigurable systems
    Ouni, B
    Mtibaa, A
    Abid, M
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2004, 9 (03) : 177 - 191
  • [25] Temporal logic replication for dynamically reconfigurable FPGA partitioning
    Mak, WK
    Young, EEY
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (07) : 952 - 959
  • [26] Partitioning and Scheduling of Task Graphs on Partially Dynamically Reconfigurable FPGAs
    Cordone, Roberto
    Redaelli, Francesco
    Redaelli, Massimo Antonio
    Santambrogio, Marco Domenico
    Sciuto, Donatella
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (05) : 662 - 675
  • [27] PARTITIONING AND MAPPING COMMUNICATION GRAPHS ON A MODULAR RECONFIGURABLE PARALLEL ARCHITECTURE
    DAVID, V
    FRABOUL, C
    ROUSSELOT, J
    SIRON, P
    LECTURE NOTES IN COMPUTER SCIENCE, 1992, 634 : 43 - 48
  • [28] Dataflow graphs as complete causal graphs
    Paleyes, Andrei
    Guo, Siyuan
    Scholkopf, Bernhard
    Lawrence, Neil D.
    2023 IEEE/ACM 2ND INTERNATIONAL CONFERENCE ON AI ENGINEERING - SOFTWARE ENGINEERING FOR AI, CAIN, 2023, : 7 - 12
  • [29] Time partitioning framework for partially reconfigurable systems
    Mtibaa, A
    Ouni, B
    Abid, M
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 63 - 66
  • [30] Time partitioning framework for fully reconfigurable systems
    Ouni, B
    Mtibaa, A
    Abid, M
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 742 - 745