PARTITIONING AND MAPPING COMMUNICATION GRAPHS ON A MODULAR RECONFIGURABLE PARALLEL ARCHITECTURE

被引:0
|
作者
DAVID, V
FRABOUL, C
ROUSSELOT, J
SIRON, P
机构
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
A reconfigurable parallel architecture whose interconnection topology can be dynamically modified in order to match the communication characteristics of a given algorithm provides flexibility for efficient execution of various applications. But, due to communication links switching devices design constraints, connecting a large number of processors on a dynamically programmable interconnection structure, leads to the design of a modular interconnection structure. The validation of such a modular reconfigurable interconnection network is based on the demonstration of its ability to support any application coded as communicating sequential processes. This demonstration leads to the mapping problem of any partitionable communicating processes graph on the defined architecture, taking into account communication constraints of the modular and reconfigurable interconnection network. This paper presents results obtained in the context of a research project named MODULOR which objectives were the design and the realization of a massively parallel reconfigurable computer, as well as of the software tools needed for developing applications that efficiently use reconfiguration potentialities of the architecture.
引用
收藏
页码:43 / 48
页数:6
相关论文
共 50 条
  • [1] MODULOR - A MODULAR RECONFIGURABLE HIGHLY PARALLEL ARCHITECTURE
    COMTE, D
    FRABOUL, C
    ROUSSELOT, JY
    SIRON, P
    HYPERCUBE AND DISTRIBUTED COMPUTERS, 1989, : 357 - 358
  • [2] MAPPING GRAPHS ONTO A PARTIALLY RECONFIGURABLE ARCHITECTURE
    CHRETIENNE, P
    LAMOUR, F
    LECTURE NOTES IN COMPUTER SCIENCE, 1991, 487 : 73 - 79
  • [3] Mapping wireless communication algorithms to a reconfigurable architecture
    Rauwerda, GK
    Smit, GJM
    van Hoesel, LFW
    Heysters, PM
    ERSA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2003, : 242 - 251
  • [4] Mapping wireless communication algorithms onto a reconfigurable architecture
    Rauwerda, GK
    Heysters, PM
    Smit, GJM
    JOURNAL OF SUPERCOMPUTING, 2004, 30 (03): : 263 - 282
  • [5] Mapping Wireless Communication Algorithms onto a Reconfigurable Architecture
    Gerard K. Rauwerda
    Paul M. Heysters
    Gerard J. M. Smit
    The Journal of Supercomputing, 2004, 30 : 263 - 282
  • [6] Smart memories: A modular reconfigurable architecture
    Mai, K
    Paaske, T
    Jayasena, N
    Ho, R
    Daily, WJ
    Horowitz, M
    PROCEEDING OF THE 27TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2000, : 161 - 171
  • [7] SCORES: A Scalable and Parametric Streams-Based Communication Architecture for Modular Reconfigurable Systems
    Jara-Berrocal, Abelardo
    Gordon-Ross, Ann
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 268 - 273
  • [8] Statistically Optimal Modular Partitioning of Directed Graphs
    Chang, Yu-Teng
    Pantazis, Dimitrios
    Leahy, Richard M.
    2010 CONFERENCE RECORD OF THE FORTY FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2010, : 1075 - 1079
  • [9] Mapping reconfigurable antennas using graphs
    Costanline, J.
    Christodoulou, C. G.
    Barbin, S. E.
    PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 133 - +
  • [10] Modular Reconfigurable Machines Incorporating Modular Open Architecture Control
    Padayachee, J.
    Masekamela, I.
    Bright, G.
    Tlale, N. S.
    Kumile, C. M.
    2008 15TH INTERNATIONAL CONFERENCE ON MECHATRONICS AND MACHINE VISION IN PRACTICE (M2VIP), 2008, : 127 - +