PARTITIONING AND MAPPING COMMUNICATION GRAPHS ON A MODULAR RECONFIGURABLE PARALLEL ARCHITECTURE

被引:0
|
作者
DAVID, V
FRABOUL, C
ROUSSELOT, J
SIRON, P
机构
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
A reconfigurable parallel architecture whose interconnection topology can be dynamically modified in order to match the communication characteristics of a given algorithm provides flexibility for efficient execution of various applications. But, due to communication links switching devices design constraints, connecting a large number of processors on a dynamically programmable interconnection structure, leads to the design of a modular interconnection structure. The validation of such a modular reconfigurable interconnection network is based on the demonstration of its ability to support any application coded as communicating sequential processes. This demonstration leads to the mapping problem of any partitionable communicating processes graph on the defined architecture, taking into account communication constraints of the modular and reconfigurable interconnection network. This paper presents results obtained in the context of a research project named MODULOR which objectives were the design and the realization of a massively parallel reconfigurable computer, as well as of the software tools needed for developing applications that efficiently use reconfiguration potentialities of the architecture.
引用
收藏
页码:43 / 48
页数:6
相关论文
共 50 条
  • [21] Temporal partitioning of data flow graphs for reconfigurable architectures
    Ouni, Bouraoui
    Mtibaa, Abdellatif
    INTERNATIONAL JOURNAL OF COMPUTATIONAL SCIENCE AND ENGINEERING, 2014, 9 (1-2) : 21 - 33
  • [22] Plasticine: A Reconfigurable Architecture For Parallel Patterns
    Prabhakar, Raghu
    Zhang, Yaqi
    Koeplinger, David
    Feldman, Matt
    Zhao, Tian
    Hadjis, Stefan
    Pedram, Ardavan
    Kozyrakis, Christos
    Olukotun, Kunle
    44TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA 2017), 2017, : 389 - 402
  • [23] A reconfigurable parallel architecture for a fuzzy processor
    Ascia, G
    Catania, V
    Puliafito, A
    Vita, L
    INFORMATION SCIENCES, 1996, 88 (1-4) : 299 - 315
  • [24] A reconfigurable parallel architecture for image computing
    Li, Jian
    An, Xiangjing
    Ye, Lei
    He, Hangen
    WCICA 2006: SIXTH WORLD CONGRESS ON INTELLIGENT CONTROL AND AUTOMATION, VOLS 1-12, CONFERENCE PROCEEDINGS, 2006, : 820 - 820
  • [25] Mapping Method for Dynamically Reconfigurable Architecture
    Kuroda, Akira
    Koezuka, Mayuko
    Matsuzaki, Hidenori
    Yoshikawa, Takashi
    Asano, Shigehiro
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 757 - 762
  • [26] Application Mapping Methodology for Reconfigurable Architecture
    Hiware, Rahul K.
    Padole, Dinesh
    PROCEEDINGS OF FIRST INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY FOR INTELLIGENT SYSTEMS: VOL 1, 2016, 50 : 11 - 15
  • [27] Reconfigurable baseband processing architecture for communication
    Lu, W. Q.
    Zhao, S.
    Zhou, X. F.
    Ren, J. Y.
    Sobelman, G. E.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (01): : 63 - 72
  • [28] A parallel technique for partitioning nodes of weighted graphs
    Kechadi, MT
    Hegarty, DF
    HIGH-PERFORMANCE COMPUTING AND NETWORKING, 1998, 1401 : 449 - 457
  • [29] Partitioning and modular code synthesis for reconfigurable mechatronic software components
    Burmester, S
    Giese, H
    Gambuzza, A
    Oberschelp, O
    Modelling and Simulation 2004, 2004, : 66 - 73
  • [30] A reconfigurable architecture for wireless communication systems
    Parizi, Hooman
    Niktash, Afshin
    Kamalizad, Arnir
    Bagherzadeh, Nader
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, PROCEEDINGS, 2006, : 250 - +