A New Low-Leakage T-Gate Based 8T SRAM Cell with Improved Write-Ability in 90nm CMOS Technology

被引:0
|
作者
Pasandi, Ghasem [1 ]
Qasemi, Ehsan [1 ]
Fakhraie, Sied Mehdi [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Silicon Intelligence & VLSI Signal Proc Lab, Tehran 14395515, Iran
关键词
POWER CACHE DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper an innovative T-Gate based Static Random Access Memory (SRAM) cell design is proposed which improves write-ability of conventional designs in subthreshold operating region. Write-ability of proposed design is improved by cutting the feedback loop in SRAM cell and omitting the challenging inverters effect during write state by adding a T-Gate. This T-Gate is opaque during write operation and transparent for rest of operations. Due to improved write operation, it is possible to choose minimum size access transistors to remove access transistor sizing conflict of conventional 6T SRAM cell. As a result, read stability will be improved. Added T-Gate in the middle of the cell helps to better transferring both of logic-1 and 0 that leads to having full swing at the internal nodes of SRAM cell. As a result leakage power of proposed cell is improved over the previous design introduced in [1]. Simulation results show that proposed design improves leakage power of single cell by 38% at T=110 degrees C and at VDD=500mV over that design. WNM of proposed design is increased by 188% and 62% over the cell in [1] and conventional 6T SRAM cell, respectively.
引用
收藏
页码:382 / 386
页数:5
相关论文
共 50 条
  • [21] Half-selection disturbance free 8T low leakage SRAM cell
    Lorenzo, Rohit
    Paily, Roy
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (05) : 1557 - 1575
  • [22] Low-leakage sub-threshold 9T-SRAM cell in 14-nm FinFET technology
    Zeinali, Behzad
    Madsen, Jens Kargaard
    Raghavan, Praveen
    Moradi, Farshad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (11) : 1647 - 1659
  • [23] A Schmitt-Trigger-Based Low-Voltage 11 T SRAM Cell for Low-Leakage in 7-nm FinFET Technology
    Erfan Abbasian
    Elangovan Mani
    Morteza Gholipour
    Mehrzad Karamimanesh
    Mohd Sahid
    Adil Zaidi
    Circuits, Systems, and Signal Processing, 2022, 41 : 3081 - 3105
  • [24] A Schmitt-Trigger-Based Low-Voltage 11 T SRAM Cell for Low-Leakage in 7-nm FinFET Technology
    Abbasian, Erfan
    Mani, Elangovan
    Gholipour, Morteza
    Karamimanesh, Mehrzad
    Sahid, Mohd
    Zaidi, Adil
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (06) : 3081 - 3105
  • [25] Stability and leakage characteristics of novel conducting PMOS based 8T SRAM cell
    Chung, Yeonbae
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (06) : 831 - 848
  • [26] A new asymmetric 6T SRAM cell with a write assist technique in 65 nm CMOS technology
    Farkhani, Hooman
    Peiravi, Ali
    Moradi, Farshad
    MICROELECTRONICS JOURNAL, 2014, 45 (11) : 1556 - 1565
  • [27] A 32kb 90nm 10T-cell Sub-threshold SRAM with Improved Read and Write SNM
    Hassanzadeh, Sina
    Zamani, Milad
    Hajsadeghi, Khosrow
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [28] A 32kb 90nm 9T-cell Sub-threshold SRAM with Improved Read and Write SNM
    Zamani, Milad
    Hassanzadeh, Sina
    Hajsadeghi, Khosrow
    Saeidi, Roghayeh
    2013 8TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2013, : 104 - 107
  • [29] Darlington Based 8T CNTFET SRAM Cells with Low Power and Enhanced Write Stability
    M. Elangovan
    D. Karthickeyan
    M. Arul Kumar
    R. Ranjith
    Transactions on Electrical and Electronic Materials, 2022, 23 : 122 - 135
  • [30] Darlington Based 8T CNTFET SRAM Cells with Low Power and Enhanced Write Stability
    Elangovan, M.
    Karthickeyan, D.
    Arul Kumar, M.
    Ranjith, R.
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2022, 23 (02) : 122 - 135