共 50 条
- [41] Comparison of 130 nm Technology 6T and 8T SRAM Cell Designs for Near-Threshold Operation 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 925 - 928
- [42] A low power subthreshold Schmitt Trigger based 12T SRAM bit cell with process-variation-tolerant write-ability MICROELECTRONICS JOURNAL, 2020, 97
- [43] 3D DEVICE SIMULATION OF 6T SRAM CELL WITH VOLTAGE SCALING IN 90nm CMOS 2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC), 2015, : 241 - 246
- [44] Low-Leakage and Process-Variation-Tolerant Write-Read Disturb-Free 9T SRAM Cell Using CMOS and FinFETs PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 205 - 210
- [45] Comparative Study of 7T, 8T, 9T and 10T SRAM with Conventional 6T SRAM Cell Using 180 nm Technology ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES, 2016, 452 : 25 - 40
- [46] Improved write margin for 90nm SOI-7T-SRAM by look-ahead dynamic threshold voltage control 2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 480 - +
- [49] Statistical evaluation of split gate opportunities for improved 8T/6T column-decoupled SRAM cell yield ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 702 - +
- [50] Low Power Consumption based 4T SRAM Cell for CMOS 130nm Technology 2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 590 - 593