A New Low-Leakage T-Gate Based 8T SRAM Cell with Improved Write-Ability in 90nm CMOS Technology

被引:0
|
作者
Pasandi, Ghasem [1 ]
Qasemi, Ehsan [1 ]
Fakhraie, Sied Mehdi [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Silicon Intelligence & VLSI Signal Proc Lab, Tehran 14395515, Iran
关键词
POWER CACHE DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper an innovative T-Gate based Static Random Access Memory (SRAM) cell design is proposed which improves write-ability of conventional designs in subthreshold operating region. Write-ability of proposed design is improved by cutting the feedback loop in SRAM cell and omitting the challenging inverters effect during write state by adding a T-Gate. This T-Gate is opaque during write operation and transparent for rest of operations. Due to improved write operation, it is possible to choose minimum size access transistors to remove access transistor sizing conflict of conventional 6T SRAM cell. As a result, read stability will be improved. Added T-Gate in the middle of the cell helps to better transferring both of logic-1 and 0 that leads to having full swing at the internal nodes of SRAM cell. As a result leakage power of proposed cell is improved over the previous design introduced in [1]. Simulation results show that proposed design improves leakage power of single cell by 38% at T=110 degrees C and at VDD=500mV over that design. WNM of proposed design is increased by 188% and 62% over the cell in [1] and conventional 6T SRAM cell, respectively.
引用
收藏
页码:382 / 386
页数:5
相关论文
共 50 条
  • [41] Comparison of 130 nm Technology 6T and 8T SRAM Cell Designs for Near-Threshold Operation
    Kutila, Mika
    Paasio, Ari
    Lehtonen, Teijo
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 925 - 928
  • [42] A low power subthreshold Schmitt Trigger based 12T SRAM bit cell with process-variation-tolerant write-ability
    Sharma, Prakhar
    Gupta, Shourya
    Gupta, Kirti
    Pandey, Neeta
    MICROELECTRONICS JOURNAL, 2020, 97
  • [43] 3D DEVICE SIMULATION OF 6T SRAM CELL WITH VOLTAGE SCALING IN 90nm CMOS
    Kingra, Sandeep Kaur
    Madhu, Charu
    Sharma, Ashish
    Priya, Nidhi
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC), 2015, : 241 - 246
  • [44] Low-Leakage and Process-Variation-Tolerant Write-Read Disturb-Free 9T SRAM Cell Using CMOS and FinFETs
    Sharma, Ayushparth
    Lata, Kusum
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 205 - 210
  • [45] Comparative Study of 7T, 8T, 9T and 10T SRAM with Conventional 6T SRAM Cell Using 180 nm Technology
    Joshi, Vinod Kumar
    Lobo, Haniel Craig
    ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES, 2016, 452 : 25 - 40
  • [46] Improved write margin for 90nm SOI-7T-SRAM by look-ahead dynamic threshold voltage control
    Iijima, Masaaki
    Seto, Kayoko
    Numa, Masahiro
    Tada, Akira
    Ipposhi, Takashi
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 480 - +
  • [47] A 32 nm Read Disturb-free 11T SRAM Cell with Improved Write Ability
    Mansore, S. R.
    Gamad, R. S.
    Mishra, D. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)
  • [48] LEAKAGE IMMUNE SINGLE ENDED 8T SRAM CELL FOR ULTRA-LOW POWER MEMORY DESIGN
    Pahuja, Hitesh
    Tyagi, Mintu
    Singh, Balwinder
    Panday, Sudhakar
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (02) : 629 - 645
  • [49] Statistical evaluation of split gate opportunities for improved 8T/6T column-decoupled SRAM cell yield
    Kanj, Rouwaida
    Joshi, Rajiv
    Keunwoo-Kim
    Williams, Richard
    Nassif, Sani
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 702 - +
  • [50] Low Power Consumption based 4T SRAM Cell for CMOS 130nm Technology
    Goyal, Anshul
    Agarwal, Vimal Kumar
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 590 - 593