A 32 nm Read Disturb-free 11T SRAM Cell with Improved Write Ability

被引:6
|
作者
Mansore, S. R. [1 ,2 ]
Gamad, R. S. [1 ]
Mishra, D. K. [1 ]
机构
[1] Shri GS Inst Technol & Sci, Elect & Instrumentat Engn Dept, Indore 452003, India
[2] Ujjain Engn Coll, Elect & Commun Engn Dept, Ujjain 456010, Madhya Pradesh, India
关键词
Read stability; static random access memory (SRAM); write ability; LOW-VOLTAGE; SUBTHRESHOLD SRAM; CMOS;
D O I
10.1142/S021812662050067X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Data stability, write ability and leakage power are major concerns in submicron static random access memory (SRAM) cell design. This paper presents an 11T SRAM cell with differential write and single-ended read. Proposed cell offers improved write ability by interrupting its ground connection during write operation. Separate read buffer provides disturb-free read operation. Characteristics are obtained from HSPICE simulation using 32 nm high-performance predictive technology model. Simulation results show that the proposed cell achieves 4.5x and 1.06x higher read static noise margin (RSNM) as compared to conventional 6T (C6T) and PNN-based 10T cells, respectively, at 0.4 V. Write static noise margin (WSNM) of the proposed design is 1.65x, 1.71x and 1.77x larger as compared to those of C6T, PPN-based 10T and PNN-based 10T cells, respectively, at 0.4V. Write "1" delay of the proposed cell is 0.108x and 0.81x as those of PPN10T and PNN10T cells, respectively. Proposed circuit consumes 1.40x lesser read power as compared to PPN10T cell at 0.4 V. Leakage power of the proposed cell is 0.35x of C6T cell at 0.4 V. Proposed 11T cell occupies 1.65x larger area as compared to that of conventional 6T.
引用
下载
收藏
页数:16
相关论文
共 50 条
  • [1] A Half-Select Disturb-Free 11T SRAM Cell With Built-In Write/Read-Assist Scheme for Ultralow-Voltage Operations
    He, Yajuan
    Zhang, Jiubai
    Wu, Xiaoqing
    Si, Xin
    Zhen, Shaowei
    Zhang, Bo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (10) : 2344 - 2353
  • [2] A Disturb-Free 10T SRAM Cell with High Read Stability and Write Ability for Ultra-Low Voltage Operations
    Zhang, Jiubai
    He, Yajuan
    Wu, Xiaoqing
    Zhang, Bo
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 305 - 308
  • [3] A dual V-t disturb-free subthreshold SRAM with write-assist and read isolation
    Bhatnagar, Vipul
    Kumar, Pradeep
    Pandey, Neeta
    Pandey, Sujata
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (02)
  • [4] A dual V_t disturb-free subthreshold SRAM with write-assist and read isolation
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    Journal of Semiconductors, 2018, 39 (02) : 67 - 77
  • [5] A dual V;disturb-free subthreshold SRAM with write-assist and read isolation
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    Journal of Semiconductors, 2018, (02) : 67 - 77
  • [6] Read Disturb-Free SRAM Bit-Cell for Subthreshold Memory Applications
    Kim, Hyunmyoung
    Kim, Taehoon
    Manisankar, Sivasundar
    Chung, Yeonbae
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [7] A SINGLE-ENDED READ DISTURB-FREE PPN BASED 9T SRAM CELL
    Mansore, Shiv Ram
    Gamad, Radheshyam
    Mishra, Deepak Kumar
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2018, 63 (03): : 295 - 299
  • [8] Analysis of a read disturb-free 9T SRAM cell with bit-interleaving capability
    Wen, Liang
    Duan, Zhikui
    Li, Yi
    Zeng, Xiaoyang
    MICROELECTRONICS JOURNAL, 2014, 45 (06) : 815 - 824
  • [9] A Disturb-Free Subthreshold 9T SRAM Cell With Improved Performance and Variation Tolerance
    Lu, Chien-Yu
    Chuang, Ching-Te
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 325 - 329
  • [10] A read-disturb-free and write-ability enhanced 9T SRAM with data-aware write operation
    Lv, Jiaxun
    Wang, Zilin
    Huang, Maohang
    He, Yajuan
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (01) : 23 - 37