A Half-Select Disturb-Free 11T SRAM Cell With Built-In Write/Read-Assist Scheme for Ultralow-Voltage Operations

被引:44
|
作者
He, Yajuan [1 ]
Zhang, Jiubai [1 ]
Wu, Xiaoqing [1 ]
Si, Xin [1 ]
Zhen, Shaowei [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu 610054, Peoples R China
基金
中国国家自然科学基金;
关键词
Bit-interleaving; leakage power; static noise margin; static random access memory (SRAM); ultralow voltage; write margin (WM); 9T SUBTHRESHOLD SRAM; BITLINE; DESIGN;
D O I
10.1109/TVLSI.2019.2919104
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a half-select disturb-free 11T static random access memory (SRAM) cell for ultralow-voltage operations. The proposed SRAM cell is well suited for bit-interleaving architecture, which helps to improve the soft-error immunity with error correction coding. The read static noise margin (RSNM) and the write margin (WM) are significantly improved due to its built-in write/read-assist scheme. The experimental results in a 40-nm standard CMOS technology indicate that at a 0.5-V supply voltage, RSNM of the proposed SRAM cell is 19.8x and 0.96x as that of 6T and 8T SRAM cells with min-area, respectively. It achieves 11.84x and 9.56x higher WM correspondingly. As a result, a lower minimum operation voltage is obtained. In addition, its leakage power consumption is reduced by 53.3% and 44.5% when compared with 6T and 8T SRAM cell with min-area, respectively.
引用
收藏
页码:2344 / 2353
页数:10
相关论文
共 17 条
  • [1] A 32 nm Read Disturb-free 11T SRAM Cell with Improved Write Ability
    Mansore, S. R.
    Gamad, R. S.
    Mishra, D. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)
  • [2] Characterization of Half-Select Free Write Assist 9T SRAM Cell
    Pal, Soumitra
    Bose, Subhankar
    Ki, Wing-Hung
    Islam, Aminul
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (11) : 4745 - 4752
  • [3] A Single Bitline Highly Stable, Low Power With High Speed Half-Select Disturb Free 11T SRAM Cell
    Soni, Lokesh
    Pandey, Neeta
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (04)
  • [4] Single-ended half-select disturb-free 11T static random access memory cell for reliable and low power applications
    Abbasian, Erfan
    Gholipour, Morteza
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 970 - 989
  • [5] A Disturb-Free 10T SRAM Cell with High Read Stability and Write Ability for Ultra-Low Voltage Operations
    Zhang, Jiubai
    He, Yajuan
    Wu, Xiaoqing
    Zhang, Bo
    [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 305 - 308
  • [6] A dual V-t disturb-free subthreshold SRAM with write-assist and read isolation
    Bhatnagar, Vipul
    Kumar, Pradeep
    Pandey, Neeta
    Pandey, Sujata
    [J]. JOURNAL OF SEMICONDUCTORS, 2018, 39 (02)
  • [7] A dual V_t disturb-free subthreshold SRAM with write-assist and read isolation
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    [J]. Journal of Semiconductors, 2018, 39 (02) : 67 - 77
  • [8] Half-Select Disturb-Free 10T Tunnel FET SRAM Cell With Improved Noise Margin and Low Power Consumption
    Lin, Zhiting
    Li, Luanyun
    Wu, Xiulong
    Peng, Chunyu
    Lu, Wenjuan
    Zhao, Qiang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (07) : 2628 - 2632
  • [9] Half-select disturb-free single-ended 9-transistor SRAM cell with bit-interleaving scheme in TMDFET technology
    Izadinasab, Farzaneh
    Gholipour, Morteza
    [J]. MICROELECTRONICS JOURNAL, 2021, 113
  • [10] Data-dependent half-select free GSRAM cell with word line write-assist and built-in read buffer schemes for use in PUFs-based IoT devices
    Darabi, Abdolreza
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 185