Design of a low-power quaternary flip-flop based on dynamic differential logic

被引:8
|
作者
Mochizuki, Akira [1 ]
Shirahama, Hirokatsu [1 ]
Hanyu, Takahiro [1 ]
机构
[1] Tohoku Univ, Elect Commun Res Inst, Sendai, Miyagi 9808577, Japan
关键词
differential-pair circuit; current-mode circuit; multiple-valued logic; dynamic logic;
D O I
10.1093/ietele/e89-c.11.1591
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new static storage component, a quaternary flip-flop which consists of two-bit storage elements and three four-level voltage comparators, is proposed for a high-performance multiple-valued VLSI-processor datapath. A key circuit, a differential-pair circuit (DPC), is used to realize a high-speed multi-level voltage comparator. Since PMOS cross-coupled transistors are utilized as not only active loads of the DPC-based comparator but also parts of each storage element, the critical delay path of the proposed flip-flop can be shortened. Moreover, a dynamic logic style is also used to cut steady current paths through current sources in DPCs, which results in great reduction of its power dissipation. It is evaluated with HSPICE simulation in 0.18 mu m CMOS that the power dissipations of the proposed quaternary flip-flop is reduced to 50 percent in comparison with that of a corresponding binary CMOS one.
引用
收藏
页码:1591 / 1597
页数:7
相关论文
共 50 条
  • [1] Design of Low-Power Quaternary Flip-Flop Based on Dynamic Source-coupled Logic
    Wu Haixia
    Zhong Shunan
    Sun Zhentao
    Qu Xiaonan
    Chen Yueyang
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 826 - 828
  • [2] Design and Analysis of High-Performance and Low-Power Quaternary Latch, Quaternary D Flip-Flop and XY Flip-Flop
    Shadwani, Mayank
    Bansal, Urvashi
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (12) : 1004 - 1015
  • [3] Dynamic current mode logic based flip-flop design for robust and low-power security integrated circuits
    Shen, Jizhong
    Geng, Liang
    Zhang, Fan
    ELECTRONICS LETTERS, 2017, 53 (18) : 1236 - 1237
  • [4] Design of a fully-static differential low-power CMOS flip-flop
    Yalcin, T
    Ismailoglu, N
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 331 - 333
  • [5] Novel Low-Complexity and Low-Power Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Tsai, Chang-Ming
    Wu, Bo-Cheng
    Yu, Shao-Wei
    ELECTRONICS, 2020, 9 (05)
  • [6] DESIGN OF LOW POWER DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP
    Kasiselvanathan, M.
    Saranya, P.
    Lakshmi, A. Seetha
    Sivasakthi, S.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 233 - 236
  • [7] Design and Implementation of Embedded Logic Flip-Flop for Low Power Applications
    Sudheer, A.
    Ravindran, Ajith
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1393 - 1400
  • [8] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [9] Low-Power Dual Dynamic Node Pulsed Hybrid Flip-Flop Featuring Efficient Embedded Logic
    Absel, Kalarikkal
    Manuel, Lijo
    Kavitha, R. K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (09) : 1693 - 1704
  • [10] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689