Measurements and analyses of substrate noise waveform in mixed-signal IC environment

被引:61
|
作者
Nagata, M [1 ]
Nagai, J [1 ]
Morie, T [1 ]
Iwata, A [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
mixed analog-digital integrated circuits; substrate coupling; substrate Noise measurements; signal integrity;
D O I
10.1109/43.848088
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A transition-controllable noise source is developed in a 0.4-mu m P-substrate N-well CMOS technology. This noise source can generate substrate noises with controlled transitions in size, interstage delay and direction for experimental studies on substrate noise properties in a mixed-signal integrated circuit environment. Substrate noise measurements of 100 ps, 100-mu V resolution are performed by indirect sensing that uses the threshold voltage shift in a latch comparator and by direct probing that uses a PMOS source follower. Measured waveforms indicate that peaks reflecting logic transition frequencies have a time constant that is more than ten times larger than the switching time. Analyses with equivalent circuits confirm that charge transfer between the entire parasitic capacitance in digital circuits and an external supply through parasitic impedance to supply/return paths dominates the process, and the resultant return bounce appears as the substrate noise.
引用
收藏
页码:671 / 678
页数:8
相关论文
共 50 条
  • [21] An substrate noise circuit for accurately testing mixed-signal ICs
    Xu, WZ
    Friedman, EG
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 145 - 148
  • [22] Simulation and measurement of supply and substrate noise in mixed-signal ICs
    Owens, BE
    Adluri, S
    Birrer, P
    Shreeve, R
    Arunachalam, SK
    Mayaram, K
    Fiez, TS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 382 - 391
  • [23] Managing substrate and interconnect noise from high performance repeater insertion in a mixed-signal environment
    Secareanu, RM
    Banerjee, SK
    Hartin, O
    Fernandez, V
    Friedman, EG
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 612 - 615
  • [24] Estimation and suppression of substrate noise in mixed-signal integrated circuits
    Kumar, G
    Proceedings of the IEEE INDICON 2004, 2004, : 542 - 545
  • [25] Substrate noise-aware floorplanning for mixed-signal SOCs
    Jeske, M
    Blakiewicz, G
    Chrzanowska-Jeske, M
    Wang, B
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 445 - 448
  • [26] Evaluation of active cancellation of substrate noise in mixed-signal ICs
    Baghchehsaraei, Zargham
    Kristiansson, Simon
    Ingvarson, Fredrik
    Jeppson, Kjell O.
    2007 NORCHIP, 2007, : 162 - 165
  • [27] Substrate noise rejection in a new mixed-signal integration technology
    Sharifi, H.
    Mohammadi, S.
    2008 IEEE TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2008, : 147 - +
  • [28] Placement of substrate contacts to minimize substrate noise in mixed-signal integrated circuits
    Secareanu, RM
    Warner, S
    Seabridge, S
    Burke, C
    Watrobski, TE
    Morton, C
    Staub, W
    Tellier, T
    Friedman, EG
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 28 (03) : 253 - 264
  • [29] Placement of Substrate Contacts to Minimize Substrate Noise in Mixed-Signal Integrated Circuits
    Radu M. Secareanu
    Scott Warner
    Scott Seabridge
    Cathie Burke
    Thomas E. Watrobski
    Christopher Morton
    William Staub
    Thomas Tellier
    Eby G. Friedman
    Analog Integrated Circuits and Signal Processing, 2001, 28 : 253 - 264
  • [30] ANALOG AND MIXED-SIGNAL IC DESIGN
    MASSARA, R
    STEPTOE, K
    IEE REVIEW, 1992, 38 (02): : 75 - 79