Measurements and analyses of substrate noise waveform in mixed-signal IC environment

被引:61
|
作者
Nagata, M [1 ]
Nagai, J [1 ]
Morie, T [1 ]
Iwata, A [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
mixed analog-digital integrated circuits; substrate coupling; substrate Noise measurements; signal integrity;
D O I
10.1109/43.848088
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A transition-controllable noise source is developed in a 0.4-mu m P-substrate N-well CMOS technology. This noise source can generate substrate noises with controlled transitions in size, interstage delay and direction for experimental studies on substrate noise properties in a mixed-signal integrated circuit environment. Substrate noise measurements of 100 ps, 100-mu V resolution are performed by indirect sensing that uses the threshold voltage shift in a latch comparator and by direct probing that uses a PMOS source follower. Measured waveforms indicate that peaks reflecting logic transition frequencies have a time constant that is more than ten times larger than the switching time. Analyses with equivalent circuits confirm that charge transfer between the entire parasitic capacitance in digital circuits and an external supply through parasitic impedance to supply/return paths dominates the process, and the resultant return bounce appears as the substrate noise.
引用
收藏
页码:671 / 678
页数:8
相关论文
共 50 条
  • [41] Measuring mixed-signal substrate coupling
    Rolain, Y
    Van Moer, W
    Vandersteen, G
    van Heijningen, M
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2001, 50 (04) : 959 - 964
  • [42] Mixed-signal IC developments highlighted at the CICC
    Goodenough, F
    ELECTRONIC DESIGN, 1996, 44 (09) : 102 - &
  • [43] IC technologies for mixed-signal and RF SiP
    Cheskis, David
    SOLID STATE TECHNOLOGY, 2007, 50 (04) : 46 - 47
  • [44] Efficient techniques for accurate modeling and simulation of substrate coupling in mixed-signal IC's
    Costa, JP
    Chou, M
    Silveira, LM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (05) : 597 - 607
  • [45] Efficient techniques for accurate extraction and modeling of substrate coupling in mixed-signal IC's
    Costa, JP
    Chou, M
    Silveira, LM
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 396 - 400
  • [46] On a standard approach for substrate noise modelling in mixed signal IC's
    Valorge, O
    Andrei, C
    Vrignon, B
    Calmon, F
    Gontrand, C
    Verdier, J
    Dautriche, P
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 270 - 273
  • [47] A CAD-oriented Modeling approach of frequency-dependent behavior of substrate noise coupling for mixed-signal IC design
    Hai, L
    Yu, ZP
    Dutton, RW
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 195 - 200
  • [48] A macroscopic substrate noise model for full chip mixed-signal design verification
    Nagata, M
    Iwata, A
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 37 - 38
  • [49] High-level simulation of substrate noise in mixed-signal integrated circuits
    Shanthi, M. J.
    Swamy, M. N. Shanmukha
    Gurumurthy, K. S.
    Kim, Bruce
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 74 - +
  • [50] GALS Partitioning Methodology for Substrate Noise Reduction in Mixed-Signal Integrated Circuits
    Babic, Milan
    Zeidler, Steffen
    Krstic, Milos
    2016 22ND IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2016, : 67 - 74