Gate leakage tolerant circuits in deep sub-100nm CMOS technologies

被引:0
|
作者
Kang, SM [1 ]
Yang, G [1 ]
Wang, ZD [1 ]
机构
[1] Univ Calif Santa Cruz, Dept Elect Engn, Santa Cruz, CA 95064 USA
关键词
D O I
10.1117/12.530278
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The leakage power consumption in deep sub-100nm CMOS systems is projected to become a significant part of the total power dissipation. Although the dual Vt CMOS process helps reduce the subthreshold leakage current, the gate leakage problem poses a significant design challenge. We introduce gate leakage tolerant circuits. We describe two new circuit techniques to suppress gate leakage currents in dual Vt Domino circuits. In standby mode, proposed circuits generate low inputs and low outputs for all Domino stages to suppress gate leakage currents in the NMOS logic tree. Simulation results using 45nm BSIM4 SPICE models for 32-bit adders show that adders using the two proposed circuits can reduce the standby gate leakage by 66% and 90%, respectively. Proposed adders have 7% active power overhead to achieve the same speed as single Vt domino adder and the area penalty is minimal with careful layout.
引用
收藏
页码:56 / 66
页数:11
相关论文
共 50 条
  • [41] A scalable stepped gate sensing scheme for sub-100nm multilevel flash memory
    Bauer, M
    Tedrow, K
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 23 - 26
  • [42] Technology scaling effects on the ESD design parameters in sub-100nm CMOS transistors
    Boselli, G
    Rodriguez, J
    Duvvury, C
    Reddy, V
    Chidambaram, PR
    Hornung, B
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 507 - 510
  • [43] Leakage reduction for domino circuits in sub-65nm technologies
    Agarwal, Manjari
    Elakkumanan, Praveen
    Sridhar, Ramalingam
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 164 - +
  • [44] The challenges in achieving sub-100nm MOSFETs
    Tasch, AF
    SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 52 - 60
  • [45] The gate misalignment effects of the sub-threshold characteristics of sub-100nm DG-MOSFETs
    Wong, HY
    Shin, KS
    Chan, MS
    2002 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 2002, : 91 - 94
  • [46] Variability in sub-100nm SRAM designs
    Heald, R
    Wang, P
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 347 - 352
  • [47] Leakage Power Reduction for Domino Circuits in 45nm CMOS Technologies
    Pandey, A. K.
    Kaur, S.
    Mishra, R. A.
    Nagaria, R. K.
    2012 2ND INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES 2012), 2012,
  • [48] Mirage: a new proton facility for the study of direct ionization in sub-100nm technologies
    Duzellier, S.
    Hubert, G.
    Rey, R.
    Bezerra, F.
    2014 IEEE RADIATION EFFECTS DATA WORKSHOP (REDW), 2014,
  • [49] Challenges for Analog Circuits in sub-100 nm CMOS Nodes
    Landgraf, Bernd
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 161 - 164
  • [50] Advanced gate dielectric materials for sub-100 nm CMOS
    Iwai, H
    Ohmi, S
    Akama, S
    Ohshima, C
    Kikuchi, A
    Kashiwagi, I
    Taguchi, J
    Yamamoto, H
    Tonotani, J
    Kim, Y
    Ueda, I
    Kuriyama, A
    Yoshihara, Y
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 625 - 628