Multicasting based Topology Generation and Core Mapping for a Power Efficient Networks-on-Chip

被引:0
|
作者
Sethuraman, Balasubramanian [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Dept ECE, Cincinnati, OH 45221 USA
关键词
Networks-on-Chip; Multicast; Packet Reduction; Power-Efficient Core Mapping; Mesh Topology;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Networks-on-Chip (NoC) is an emerging alternative for system integration that is projected to meet the growing communication demands for future System-on-Chips. Compared to the bus-based systems, traditional NoCs do not have versatile data transfer capabilities like broadcasting. Multi(2) Router is a Multi Local Port Router (MLPR) architecture that has multicast feature in-built inside the router elements of an MLPR-based NoC. In this research, we present an NoC configuration generation approach exploiting the multicast feature. Compared to the traditional single port based unicast transfers, we observe an average of 50% packet reduction (maximum of 74% using 9 Local Port (LP) router, in benchmark p3), across a set of benchmarks. On an average, when compared to the traditional 1 LP unicast router, there is a 16% reduction in the execution time and 35% reduction (maximum of 67% in benchmark p4) in total power consumption. The results show the promise of the proposed scheme, and thus, help to realize power-efficient Networks-on-Chip.
引用
收藏
页码:399 / 402
页数:4
相关论文
共 50 条
  • [31] Leveraging dark silicon to optimize networks-on-chip topology
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (09): : 3549 - 3566
  • [32] Topology Specialization for Networks-on-Chip in the Dark Silicon Era
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    DARK SILICON AND FUTURE ON-CHIP SYSTEMS, 2018, 110 : 217 - 258
  • [33] Mapping Model and Heuristics for Accelerating Deep Neural Networks and for Energy-Efficient Networks-on-Chip
    Reza, Md Farhadur
    Yeazel, Alex
    SOUTHEASTCON 2024, 2024, : 119 - 126
  • [34] Networks-On-Chip Based on Dynamic Wormhole Packet Identity Mapping Management
    Samman, Faizal A.
    Hollstein, Thomas
    Glesner, Manfred
    VLSI DESIGN, 2009,
  • [35] A Multi-Phase Based Multi-Application Mapping Approach for Many-Core Networks-on-Chip
    Ge, Fen
    Cui, Chenchen
    Zhou, Fang
    Wu, Ning
    MICROMACHINES, 2021, 12 (06)
  • [36] Power efficient network selector placement in control plane of multiple networks-on-chip
    Sonal Yadav
    Ritu Raj
    The Journal of Supercomputing, 2022, 78 : 6664 - 6695
  • [37] Safe and efficient power management of hard real-time networks-on-chip
    Kadeed, Thawra
    Tobuschat, Sebastian
    Kostrzewa, Adam
    Ernst, Rolf
    INTEGRATION-THE VLSI JOURNAL, 2019, 65 : 1 - 17
  • [38] Power efficient network selector placement in control plane of multiple networks-on-chip
    Yadav, Sonal
    Raj, Ritu
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (05): : 6664 - 6695
  • [39] Efficient Sharing of Optical Resources in Low-Power Optical Networks-on-Chip
    Werner, Sebastian
    Navaridas, Javier
    Lujan, Mikel
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2017, 9 (05) : 364 - 374
  • [40] Power and Performance Efficient Partial Circuits in Packet-Switched Networks-on-Chip
    Teimouri, Nasibeh
    Modarressi, Mehdi
    Sarbazi-azad, Hamid
    PROCEEDINGS OF THE 2013 21ST EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2013, : 509 - 513