Multicasting based Topology Generation and Core Mapping for a Power Efficient Networks-on-Chip

被引:0
|
作者
Sethuraman, Balasubramanian [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Dept ECE, Cincinnati, OH 45221 USA
关键词
Networks-on-Chip; Multicast; Packet Reduction; Power-Efficient Core Mapping; Mesh Topology;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Networks-on-Chip (NoC) is an emerging alternative for system integration that is projected to meet the growing communication demands for future System-on-Chips. Compared to the bus-based systems, traditional NoCs do not have versatile data transfer capabilities like broadcasting. Multi(2) Router is a Multi Local Port Router (MLPR) architecture that has multicast feature in-built inside the router elements of an MLPR-based NoC. In this research, we present an NoC configuration generation approach exploiting the multicast feature. Compared to the traditional single port based unicast transfers, we observe an average of 50% packet reduction (maximum of 74% using 9 Local Port (LP) router, in benchmark p3), across a set of benchmarks. On an average, when compared to the traditional 1 LP unicast router, there is a 16% reduction in the execution time and 35% reduction (maximum of 67% in benchmark p4) in total power consumption. The results show the promise of the proposed scheme, and thus, help to realize power-efficient Networks-on-Chip.
引用
收藏
页码:399 / 402
页数:4
相关论文
共 50 条
  • [41] Area and power modeling methodologies for networks-on-chip
    Meloni, Paolo
    Carta, Salvatore
    Argiolas, Roberto
    Raffo, Luigi
    Angiolini, Federico
    2006 1ST INTERNATIONAL CONFERENCE ON NANO-NETWORKS AND WORKSHOPS, 2006, : 17 - 23
  • [42] RASoC: A router soft-core for Networks-on-Chip
    Zeferino, CA
    Kreutz, ME
    Susin, AA
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2004, : 198 - 203
  • [43] A Power Efficient, Oblivious, Path-Diverse, Minimal Routing for Mesh-based Networks-on-Chip
    Saad, El Sayed M.
    Salem, Sameh A.
    Awadalla, Medhat H.
    Mostafa, Ahmed M.
    International Journal of Computer Science Issues, 2012, 9 (2 2-2): : 339 - 347
  • [44] Mapping multiple applications with unbounded and bounded number of cores on many-core networks-on-chip
    Yang, Bo
    Guang, Liang
    Santti, Tero
    Plosila, Juha
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (4-5) : 460 - 471
  • [45] PhoNoCMap: an Application Mapping Tool for Photonic Networks-on-Chip
    Fusella, Edoardo
    Cilardo, Alessandro
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 289 - 292
  • [46] Minimizing power loss in optical networks-on-chip through application-specific mapping
    Fusella, Edoardo
    Cilardo, Alessandro
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 43 : 4 - 13
  • [47] A Novel Architecture with Low Laser Power Based on Optical Networks-on-Chip
    Su, Ye
    Xie, Yiyuan
    Fu, Lixia
    Chai, Junxiong
    2019 IEEE INTERNATIONAL CONFERENCE ON MANIPULATION, MANUFACTURING AND MEASUREMENT ON THE NANOSCALE (IEEE 3M-NANO), 2019, : 146 - 150
  • [48] Area-Aware Topology Generation for Application-Specific Networks-on-Chip Using Network Partitioning
    Morgan, Ahmed A.
    Elmiligi, Haytham
    El-Kharashi, M. Watheq
    Gebali, Fayez
    2009 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 987 - 992
  • [49] Efficient Design-for-Test Approach for Networks-on-Chip
    Wang, Junshi
    Ebrahimi, Masoumeh
    Huang, Letian
    Xie, Xuan
    Li, Qiang
    Li, Guangjun
    Jantsch, Axel
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (02) : 198 - 213
  • [50] Energy Efficient Run-Time Incremental Mapping for 3-D Networks-on-Chip
    Wang, Xiao-Hang
    Liu, Peng
    Yang, Mei
    Palesi, Maurizio
    Jiang, Ying-Tao
    Huang, Michael C.
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2013, 28 (01) : 54 - 71