Multicasting based Topology Generation and Core Mapping for a Power Efficient Networks-on-Chip

被引:0
|
作者
Sethuraman, Balasubramanian [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Dept ECE, Cincinnati, OH 45221 USA
关键词
Networks-on-Chip; Multicast; Packet Reduction; Power-Efficient Core Mapping; Mesh Topology;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Networks-on-Chip (NoC) is an emerging alternative for system integration that is projected to meet the growing communication demands for future System-on-Chips. Compared to the bus-based systems, traditional NoCs do not have versatile data transfer capabilities like broadcasting. Multi(2) Router is a Multi Local Port Router (MLPR) architecture that has multicast feature in-built inside the router elements of an MLPR-based NoC. In this research, we present an NoC configuration generation approach exploiting the multicast feature. Compared to the traditional single port based unicast transfers, we observe an average of 50% packet reduction (maximum of 74% using 9 Local Port (LP) router, in benchmark p3), across a set of benchmarks. On an average, when compared to the traditional 1 LP unicast router, there is a 16% reduction in the execution time and 35% reduction (maximum of 67% in benchmark p4) in total power consumption. The results show the promise of the proposed scheme, and thus, help to realize power-efficient Networks-on-Chip.
引用
收藏
页码:399 / 402
页数:4
相关论文
共 50 条
  • [21] Fuzzy-based mapping algorithms to design networks-on-chip
    Taassori, Mehdi
    Niroomand, Sadegh
    Uysal, Sener
    Hadi-Vencheh, Abdollah
    Vizvari, Bela
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2016, 31 (01) : 27 - 43
  • [22] SMA: A constructive partitioning based mapping approach for Networks-on-Chip
    Alagarsamy, Aravindhan
    Mahilmaran, Sundarakannan
    Gopalakrishnan, Lakshminarayanan
    Ko, Seok-Bum
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 94
  • [23] Application Mapping for Express Channel-Based Networks-on-Chip
    Zhu, Di
    Chen, Lizhong
    Yue, Siyu
    Pedram, Massoud
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [24] Power-efficient deterministic and adaptive routing in torus networks-on-chip
    Rahmati, Dara
    Sarbazi-Azad, Hamid
    Hessabi, Shaahin
    Kiasari, Abbas Eslami
    MICROPROCESSORS AND MICROSYSTEMS, 2012, 36 (07) : 571 - 585
  • [25] Order is Power: Selective Packet Interleaving for Energy Efficient Networks-on-Chip
    Berman, Amit
    Ginosar, Ran
    Keidar, Idit
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 37 - 42
  • [26] Leveraging dark silicon to optimize networks-on-chip topology
    Mehdi Modarressi
    Hamid Sarbazi-Azad
    The Journal of Supercomputing, 2015, 71 : 3549 - 3566
  • [27] Memory Access Aware Mapping for Networks-on-Chip
    Jin, Xi
    Guan, Nan
    Deng, Qingxu
    Yi, Wang
    2011 IEEE 17TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA 2011), VOL 1, 2011, : 339 - 348
  • [28] Power Characteristics of Asynchronous Networks-on-Chip
    Rashed, Maher
    Abd El Ghany, Mohamed A.
    Ismail, Mohammed
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 160 - 165
  • [29] A novel networks-on-chip topology for three dimensional microprocessor
    Wang, Di
    Bai, Han
    Zhao, Tian-Lei
    Tang, Yu-Xing
    Dou, Qiang
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2013, 47 (01): : 86 - 91
  • [30] A novel power efficient adaptive RED-based flow control mechanism for networks-on-chip
    Akbar, R.
    Safaei, F.
    Modallalkar, S. M. Seyyed
    COMPUTERS & ELECTRICAL ENGINEERING, 2016, 51 : 121 - 138