A Simulation Environment for Design Space Exploration for Asymmetric 3D-Network-on-Chip

被引:0
|
作者
Joseph, Jan Moritz [1 ]
Wrieden, Sven [2 ]
Blochwitz, Christopher [2 ]
Garcia-Oritz, Alberto [3 ]
Pionteck, Thilo [1 ]
机构
[1] Otto von Guericke Univ, Inst Informat & Kommunikat Tech, D-39106 Magdeburg, Germany
[2] Univ Lubeck, Inst Tech Informat, D-23562 Lubeck, Germany
[3] Univ Bremen, Inst Electrodynam & Microelect, D-28359 Bremen, Germany
关键词
Asymmetric; 3D-Network-on-Chip; Simulation Environment; SystemC; Benchmarking; Design Space Exploration; ON-CHIP;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a comprehensive simulation environment for design space exploration in Asymmetric 3D-Networks-on-chip (A-3D-NoCs) covering the heterogeneity in 3D-System-on-chips (3D-SoCs). A challenging aspect of A-3D-NoC design is the consideration of interwoven parameters of the communication infrastructure and characteristics of the manufacturing technologies. Thus, simultaneous evaluation of multiple design metrics is mandatory. Our simulation environment consists of three parts. First, it comprises a NoC simulator that supports a multitude of different manufacturing technologies, router architectures, and network topologies within a single design. As a key feature, the NoC and technologies parameters per chip layer are fully configurable during simulation runtime permitting flexible and fast evaluation. Second, a central reporting tool facilitates system analysis on different abstraction levels. Third, the evolution tool provides various synthetic and real-world based benchmarks. Thus, our tool allows for an incremental approach to systematically explore the A-3D-NoC's design space.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Design space exploration on heterogeneous network-on-chip
    Cardoso, RS
    Kreutz, ME
    Carro, L
    Susin, AA
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 428 - 431
  • [2] Design Space Exploration of 3D Network-on-Chip: A Sensitivity-based Optimization Approach
    Lee, Dongjin
    Das, Sourav
    Kim, Dae Hyun
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (03)
  • [3] SimEvents Based High Level Early Design Space Exploration and Modeling of a 3D Network on Chip
    Mediouni, Nejib
    Ben Abid, Samir
    Kallel, Oussama
    Hasnaoui, Salem
    [J]. 2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2015, : 157 - 158
  • [4] 3D-Partition: A Design Space Exploration Tool for Three-Dimensional Network-on-Chip
    Wu, Ji
    [J]. PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON MECHATRONICS, CONTROL AND AUTOMATION ENGINEERING (MCAE), 2016, 58 : 115 - 118
  • [5] Fast Simulation of a Many-NPL Network-on-Chip for Microarchitectural Design Space Exploration
    Kang, Jintaek
    Yi, Changjae
    Lee, Keonjoo
    Lee, Seungwook
    Ryu, Soojung
    Ha, Soonhoi
    [J]. 2021 24TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2021), 2021, : 131 - 138
  • [6] Trace-Driven Simulation and Design Space Exploration of Network-on-Chip Topologies on FPGA
    Sangeetha, G. S.
    Radhakrishnan, Vignesh
    Prasad, Prabhu
    Parane, Khyamling
    Talawar, Basavaraj
    [J]. PROCEEDINGS OF THE 2018 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2018), 2018, : 129 - 134
  • [7] Chip Multiprocessor Design Space Exploration through Statistical Simulation
    Genbrugge, Davy
    Eeckhout, Lieven
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (12) : 1668 - 1681
  • [8] Thermal-Aware Task Scheduling for 3D-Network-on-Chip: A Bottom to Top Scheme
    Cui, Yingnan
    Zhang, Wei
    Chaturvedi, Vivek
    Liu, Weichen
    He, Bingsheng
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (01)
  • [9] Design Space Exploration for Three-dimensional Network-on-chip
    Wu, Ji
    Xie, Dong-qing
    [J]. 2015 INTERNATIONAL CONFERENCE ON SOFTWARE, MULTIMEDIA AND COMMUNICATION ENGINEERING (SMCE 2015), 2015, : 129 - 134
  • [10] COMRANCE: A Rapid Method for Network-on-Chip Design Space Exploration
    Zhang, Mingzhe
    Shi, Yangguang
    Zhang, Fa
    Liu, Zhiyong
    [J]. 2016 SEVENTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2016,