A Simulation Environment for Design Space Exploration for Asymmetric 3D-Network-on-Chip

被引:0
|
作者
Joseph, Jan Moritz [1 ]
Wrieden, Sven [2 ]
Blochwitz, Christopher [2 ]
Garcia-Oritz, Alberto [3 ]
Pionteck, Thilo [1 ]
机构
[1] Otto von Guericke Univ, Inst Informat & Kommunikat Tech, D-39106 Magdeburg, Germany
[2] Univ Lubeck, Inst Tech Informat, D-23562 Lubeck, Germany
[3] Univ Bremen, Inst Electrodynam & Microelect, D-28359 Bremen, Germany
关键词
Asymmetric; 3D-Network-on-Chip; Simulation Environment; SystemC; Benchmarking; Design Space Exploration; ON-CHIP;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a comprehensive simulation environment for design space exploration in Asymmetric 3D-Networks-on-chip (A-3D-NoCs) covering the heterogeneity in 3D-System-on-chips (3D-SoCs). A challenging aspect of A-3D-NoC design is the consideration of interwoven parameters of the communication infrastructure and characteristics of the manufacturing technologies. Thus, simultaneous evaluation of multiple design metrics is mandatory. Our simulation environment consists of three parts. First, it comprises a NoC simulator that supports a multitude of different manufacturing technologies, router architectures, and network topologies within a single design. As a key feature, the NoC and technologies parameters per chip layer are fully configurable during simulation runtime permitting flexible and fast evaluation. Second, a central reporting tool facilitates system analysis on different abstraction levels. Third, the evolution tool provides various synthetic and real-world based benchmarks. Thus, our tool allows for an incremental approach to systematically explore the A-3D-NoC's design space.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Decision guide environment for design space exploration
    Miramond, Benoit
    Delosme, Jean-Marc
    [J]. ETFA 2005: 10TH IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND FACTORY AUTOMATION, VOL 1, PTS 1 AND 2, PROCEEDINGS, 2005, : 881 - 888
  • [32] Design Space Exploration for Customized Asymmetric Heterogeneous MPSoC
    Dammak, Bouthaina
    Benmansour, Rachid
    Niar, Smail
    Baklouti, Mouna
    Abid, Mohamed
    [J]. 2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 50 - 57
  • [33] Simulation Environment for Design and Verification of Network-on-Chip and Multi-core Systems
    Khan, Gul N.
    Dumitriu, Victor
    [J]. 2009 IEEE INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS & SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2009, : 403 - 411
  • [34] Fast Simulation Techniques for Design Space Exploration
    Knorreck, Daniel
    Apvrille, Ludovic
    Pacalet, Renaud
    [J]. OBJECTS, COMPONENTS, MODELS AND PATTERNS, PROCEEDINGS, 2009, 33 : 308 - 327
  • [35] Towards a Design Space Exploration Methodology for System-on-Chip
    Chariete, A.
    Bakhouya, M.
    Gaber, J.
    Wack, M.
    [J]. CYBERNETICS AND INFORMATION TECHNOLOGIES, 2014, 14 (01) : 101 - 111
  • [36] An exploration of 3d printing design space inspired by masonry
    Carneau, Paul
    Mesnil, Romain
    Roussel, Nicolas
    Baverel, Olivier
    [J]. IASS 60TH ANNIVERSARY SYMPOSIUM (IASS SYMPOSIUM 2019) - 9TH INTERNATIONAL CONFERENCE ON TEXTILE COMPOSITES AND INFLATABLE STRUCTURES (STRUCTURAL MEMBRANES 2019), 2019, : 1247 - 1255
  • [37] Design space exploration and prototyping for on-chip multimedia applications
    Lee, Hyung Gyu
    Ogras, Umit Y.
    Marculescu, Radu
    Chang, Naehyuck
    [J]. 43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 137 - +
  • [38] Design space exploration for optimizing on-chip communication architectures
    Lahiri, K
    Raghunathan, A
    Dey, S
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (06) : 952 - 961
  • [39] A networks-on-chip architecture design space exploration - The LIB
    Liu, Peng
    Xia, Bingjie
    Xiang, Chunchang
    Wang, Xiaohang
    Wang, Weidong
    Yao, Qingdong
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (06) : 817 - 836