Analysis of time-interleaved delta-sigma analog to digital converter

被引:0
|
作者
Nguyen, V [1 ]
Loumeau, P [1 ]
Naviner, JF [1 ]
机构
[1] CNRS, URA 820, Dept COMELEC, Ecole Natl Super Telecommun, F-75634 Paris 13, France
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although DeltaSigma modulators are widely used for low to moderate rate analog-to-digital conversion, the time over-sampling requirement has limited their application to higher rate converters. This paper presents an architecture wherein multiple DeltaSigma modulators are combined with time-interlacing. Indeed, the system achieves the effect of over-sampling from the multiplicity of DeltaSigma modulators. For a system containing M L(th) order DeltaSigma modulators, approximately L bits of accuracy are gained for every doubling of M. A major benefit of the architecture is that it retains much of robustness of the individual modulators to non-ideal circuit behavior. As a result, the architecture offers the potential of integrating high-precision, high-speed ADC together with digital signal processing functions using VLSI processes optimized for digital circuitry. Because of parallelism, the performance of the architecture is hugely degraded by channel mismatches. A digital technique is used to overcome this problem. The paper presents the general architecture and provides a performance analysis closely supported by computer simulations.
引用
收藏
页码:1594 / 1597
页数:4
相关论文
共 50 条
  • [41] High-speed decimation filter for delta-sigma analog-to-digital converter
    Xie, Yiqun P.
    Whiteley, Stephen R.
    Van Duzer, Theodore
    IEEE Transactions on Applied Superconductivity, 1999, 9 (2 III): : 3632 - 3635
  • [42] High-speed decimation filter for delta-sigma analog to-digital converter
    Xie, YP
    Whiteley, SR
    Van Duzer, T
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) : 3632 - 3635
  • [43] New Architectures for Low-Power Delta-Sigma Analog-to-Digital Converter
    Temes, Gabor C.
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1 - 6
  • [44] Improved time-interleaved error feedback delta sigma modulator for digital transmitter application
    花再军
    Fan Xiangning
    Liao Yilong
    High Technology Letters, 2018, 24 (04) : 337 - 342
  • [45] A second-order two-channel time-interleaved delta-sigma modulator circuit design
    Mahmud Abdoli
    Esmaeil Najafiaghdam
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 457 - 466
  • [46] A second-order two-channel time-interleaved delta-sigma modulator circuit design
    Abdoli, Mahmud
    Najafiaghdam, Esmaeil
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (03) : 457 - 466
  • [47] A time-interleaved switched-capacitor band-pass delta-sigma modulator with recursive loop
    Kwon, Minho
    Lee, Jungyoon
    Han, Gunhee
    IEICE Transactions on Electronics, 2004, E87-C (05) : 785 - 790
  • [48] A time-interleaved switched-capacitor band-pass delta-sigma modulator with recursive loop
    Kwon, M
    Lee, J
    Han, GH
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (05): : 785 - 790
  • [49] Digital Background Calibration in Continuous-time Delta-Sigma Analog to Digital Converters
    Tan, Siyu
    Miao, Yun
    Palm, Mattias
    Rodrigues, Joachim
    Andreani, Pietro
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [50] Adaptive Correction of Amplitude Noise for Time-Interleaved Photonic Analog-to-digital Converter
    Ye, Lei
    Wu, Guiling
    Su, Feiran
    Chen, Jianping
    2015 OPTO-ELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC), 2015,