Analysis of time-interleaved delta-sigma analog to digital converter

被引:0
|
作者
Nguyen, V [1 ]
Loumeau, P [1 ]
Naviner, JF [1 ]
机构
[1] CNRS, URA 820, Dept COMELEC, Ecole Natl Super Telecommun, F-75634 Paris 13, France
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although DeltaSigma modulators are widely used for low to moderate rate analog-to-digital conversion, the time over-sampling requirement has limited their application to higher rate converters. This paper presents an architecture wherein multiple DeltaSigma modulators are combined with time-interlacing. Indeed, the system achieves the effect of over-sampling from the multiplicity of DeltaSigma modulators. For a system containing M L(th) order DeltaSigma modulators, approximately L bits of accuracy are gained for every doubling of M. A major benefit of the architecture is that it retains much of robustness of the individual modulators to non-ideal circuit behavior. As a result, the architecture offers the potential of integrating high-precision, high-speed ADC together with digital signal processing functions using VLSI processes optimized for digital circuitry. Because of parallelism, the performance of the architecture is hugely degraded by channel mismatches. A digital technique is used to overcome this problem. The paper presents the general architecture and provides a performance analysis closely supported by computer simulations.
引用
收藏
页码:1594 / 1597
页数:4
相关论文
共 50 条
  • [21] Implementation of delta-sigma analog-to-digital converter in LTPS process
    Tsai, Chia-Chi
    Wang, Tzu-Ming
    Ker, Ming-Dou
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2010, 18 (11) : 904 - 912
  • [22] An analog-to-digital converter using delta-sigma modulator network
    Waho, Takao
    2018 IEEE 48TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2018), 2018, : 25 - 30
  • [23] Parallel time interleaved delta sigma band pass analog to digital converter for SOC applications
    Ren, S
    Siferd, R
    Blumgold, R
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 45 - 48
  • [24] Noise-Coupled Time-Interleaved Delta-Sigma Modulator with Reduced Hardware Complexity
    Abdoli, Mahmud
    Aghdam, Esmaeil Najafi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (04)
  • [25] Complexity-Reduced Parallel Time-Interleaved Delta-Sigma Modulator for Transmitter Applications
    Majd, Nasser Erfani
    Fani, Rezvan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (14)
  • [26] A Noise-Coupled Time-Interleaved Delta-Sigma Modulator with Shifted Loop Delays
    Meng, Xin
    Zhang, Yi
    He, Tao
    Payandehnia, Pedram
    Temes, Gabor C.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2045 - 2048
  • [27] A time-interleaved switched-capacitor band-pass delta-sigma modulator
    Kwon, M
    Lee, J
    Han, G
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 941 - 944
  • [28] An FPGA-based All-Digital Transmitter with 28-GHz Time-Interleaved Delta-Sigma Modulation
    Tanio, Masaaki
    Hori, Shinichi
    Tawa, Noriaki
    Yamase, Tomoyuki
    Kunihiro, Kazuaki
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [29] Design and Realization of Delta-Sigma Analog-to-Digital Converter in LTPS Technology
    Tsai, Chia-Chi
    Ker, Ming-Dou
    Li, Yu-Hsuan
    Kuo, Chung-Hung
    Li, Chun-Huai
    Hsieh, Yao-Jen
    Liu, Chun-Ting
    2009 SID INTERNATIONAL SYMPOSIUM DIGEST OF TECHNICAL PAPERS, VOL XL, BOOKS I - III, 2009, : 1283 - +
  • [30] A delta-sigma analog-to-digital converter using resonant tunneling diodes
    Yokoyama, Y
    Ohno, Y
    Kishimoto, S
    Maezawa, K
    Mizutani, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2001, 40 (10A): : L1005 - L1007