Analysis of time-interleaved delta-sigma analog to digital converter

被引:0
|
作者
Nguyen, V [1 ]
Loumeau, P [1 ]
Naviner, JF [1 ]
机构
[1] CNRS, URA 820, Dept COMELEC, Ecole Natl Super Telecommun, F-75634 Paris 13, France
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although DeltaSigma modulators are widely used for low to moderate rate analog-to-digital conversion, the time over-sampling requirement has limited their application to higher rate converters. This paper presents an architecture wherein multiple DeltaSigma modulators are combined with time-interlacing. Indeed, the system achieves the effect of over-sampling from the multiplicity of DeltaSigma modulators. For a system containing M L(th) order DeltaSigma modulators, approximately L bits of accuracy are gained for every doubling of M. A major benefit of the architecture is that it retains much of robustness of the individual modulators to non-ideal circuit behavior. As a result, the architecture offers the potential of integrating high-precision, high-speed ADC together with digital signal processing functions using VLSI processes optimized for digital circuitry. Because of parallelism, the performance of the architecture is hugely degraded by channel mismatches. A digital technique is used to overcome this problem. The paper presents the general architecture and provides a performance analysis closely supported by computer simulations.
引用
收藏
页码:1594 / 1597
页数:4
相关论文
共 50 条
  • [31] Delta-sigma modulator of the analog-to-digital converter with ternary data encoding
    Morozov D.V.
    Pilipko M.M.
    Korotkov A.S.
    Russian Microelectronics, 2011, 40 (1) : 59 - 69
  • [32] Low-clock-speed time-interleaved architecture for a polar delta-sigma modulator transmitter
    Erfani Majd, Nasser
    Fani, Rezvan
    ETRI JOURNAL, 2023, 45 (01) : 150 - 162
  • [33] Time-Interleaved Analog-to-Digital-Converter Compensation Using Multichannel Filters
    Lim, Yong Ching
    Zou, Yue-Xian
    Lee, Jun Wei
    Chan, Shing-Chow
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (10) : 2234 - 2247
  • [34] A PIPELINED SUBRANGING ANALOG-TO-DIGITAL VIDEO CONVERTER WITH TIME-INTERLEAVED SAMPLING
    PRATAS, J
    VITAL, JC
    FRANCA, JE
    MICROELECTRONICS JOURNAL, 1994, 25 (03) : 183 - 198
  • [35] Compensation of dynamic nonlinear mismatches in time-interleaved analog-to-digital converter
    Wei, Wentao
    Ye, Peng
    Yang, Kuojun
    Song, Jinpeng
    Zeng, Hao
    Zhao, Yu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (07)
  • [36] Time-interleaved multirate sigma-delta modulators
    Colodro, F.
    Torralba, A.
    Laguna, M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (10) : 1026 - 1030
  • [37] Time-interleaved multirate sigma-delta modulators
    Colodro, F
    Torralba, A
    Laguna, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5581 - 5584
  • [38] Time-Interleaved Analog-to-Digital Converters
    Nairn, David G.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 289 - 296
  • [39] A High Precision Vernier Type Delta-Sigma Time to Digital Converter
    Ando, Kengo
    Kato, Takahiro
    Saikatsu, Satoshi
    Yasuda, Akira
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 61 - 66
  • [40] Decimation filter of the delta-sigma analog-to-digital converter with ternary data encoding
    Morozov D.V.
    Pilipko M.M.
    Korotkov A.S.
    Russian Microelectronics, 2011, 40 (5) : 352 - 360