Architecting voltage islands in core-based System-on-a-Chip designs

被引:0
|
作者
Hu, JC [1 ]
Shin, YS [1 ]
Dhanwada, N [1 ]
Marculescu, R [1 ]
机构
[1] Carnegie Mellon Univ, Dept ECE, Pittsburgh, PA 15213 USA
关键词
System-on-a-Chip; voltage island; floorplanning; low-power; multiple V-DD;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Voltage islands enable core-level power optimization for System-on-Chip (SoC) designs by utilizing a unique supply voltage for each core. Architecting voltage islands involves island partition creation, voltage level assignment and floorplanning. The task of island partition creation and level assignment have to be done simultaneously in a floorplanning context due to the physical constraints involved in the design process. This leads to a floorplanning problem formulation that is very different from the traditional floorplanning for ASIC-style design. In this paper, we define the problem of architecting voltage islands in core-based designs and present a new algorithm for simultaneous voltage island partitioning, voltage level assignment and physical-level floorplanning. Application of the proposed algorithm to a few benchmark and industrial examples is demonstrated using a prototype tool. Results show power savings of 14%-28%, depending on the constraints imposed on the number of voltage islands and other physical-level parameters.
引用
收藏
页码:180 / 185
页数:6
相关论文
共 50 条
  • [1] Logic Built-In Self-Test for Core-Based Designs on System-on-a-Chip
    George, Kiran
    Chen, Chien-In Henry
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (05) : 1495 - 1504
  • [2] Logic Built-In Self-Test for Core-Based Designs on System-on-a-Chip
    George, Kiran
    Chen, Chien-In Henry
    [J]. 2008 IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-5, 2008, : 1503 - +
  • [3] Addressing useless test data in core-based system-on-a-chip test
    Gonciari, PT
    Al-Hashimi, B
    Nicolici, N
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (11) : 1568 - 1580
  • [4] Verification of a configurable processor core for system-on-a-chip designs
    Shen, HH
    Zhang, H
    Xu, T
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 894 - 897
  • [5] Choosing the right models for your core-based chip designs
    Lipman, J
    [J]. EDN, 1997, 42 (01) : 75 - &
  • [6] Temperature-aware voltage islands architecting in system-on-chip design
    Hung, WL
    Link, GM
    Xie, Y
    Vijaykrishnan, N
    Dhanwada, N
    Conner, J
    [J]. 2005 IEEE International Conference on Computer Design: VLSI in Computers & Processors, Proceedings, 2005, : 689 - 694
  • [7] AUTOMATIC DEBUGGING OF SYSTEM-ON-A-CHIP DESIGNS
    Rogin, Frank
    Drechsler, Rolf
    Ruelke, Steffen
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 333 - +
  • [8] Trend and Challenge on System-on-a-Chip Designs
    Yen-Kuang Chen
    S. Y. Kung
    [J]. Journal of Signal Processing Systems, 2008, 53 : 217 - 229
  • [9] Trend and challenge on system-on-a-chip designs
    Chen, Yen-Kuang
    Kung, S. Y.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (1-2): : 217 - 229
  • [10] Clock power issues in system-on-a-chip designs
    Chen, RY
    Vijaykrishnan, N
    Irwin, MJ
    [J]. IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '99, PROCEEDINGS, 1999, : 48 - 53