Architecting voltage islands in core-based System-on-a-Chip designs

被引:0
|
作者
Hu, JC [1 ]
Shin, YS [1 ]
Dhanwada, N [1 ]
Marculescu, R [1 ]
机构
[1] Carnegie Mellon Univ, Dept ECE, Pittsburgh, PA 15213 USA
关键词
System-on-a-Chip; voltage island; floorplanning; low-power; multiple V-DD;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Voltage islands enable core-level power optimization for System-on-Chip (SoC) designs by utilizing a unique supply voltage for each core. Architecting voltage islands involves island partition creation, voltage level assignment and floorplanning. The task of island partition creation and level assignment have to be done simultaneously in a floorplanning context due to the physical constraints involved in the design process. This leads to a floorplanning problem formulation that is very different from the traditional floorplanning for ASIC-style design. In this paper, we define the problem of architecting voltage islands in core-based designs and present a new algorithm for simultaneous voltage island partitioning, voltage level assignment and physical-level floorplanning. Application of the proposed algorithm to a few benchmark and industrial examples is demonstrated using a prototype tool. Results show power savings of 14%-28%, depending on the constraints imposed on the number of voltage islands and other physical-level parameters.
引用
收藏
页码:180 / 185
页数:6
相关论文
共 50 条
  • [31] DESIGN SPACE EXPLORATION FOR APPLICATION SPECIFIC FPGAS IN SYSTEM-ON-A-CHIP DESIGNS
    Hammerquist, Mark
    Lysecky, Roman
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 279 - 282
  • [32] Power optimization of variable voltage core-based systems
    Hong, I
    Kirovski, D
    Qu, G
    Potkonjak, M
    Srivastava, MB
    [J]. 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 176 - 181
  • [33] Hybrid BIST for system-on-a-chip using an embedded FPGA core
    Zeng, G
    Ito, H
    [J]. 22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 353 - 358
  • [34] Introducing core-based system design
    Gupta, R
    Zorian, Y
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (04): : 15 - 25
  • [35] Parameterized macrocells with accurate delay models for core-based designs
    Mansour, MM
    Mansour, MM
    Mehrotra, A
    [J]. 4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 319 - 324
  • [36] Using partial isolation rings to test core-based designs
    Touba, NA
    Pouya, B
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (04): : 52 - 59
  • [37] Reusing an on-chip network for the test of core-based systems
    Cota, É
    Carro, L
    Lubaszewski, M
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2004, 9 (04) : 471 - 499
  • [38] System manager supporting a pseudo SDRAM burst operation on network system-on-a-chip designs
    Kim, Y
    Kim, YW
    Won, SJ
    Lee, JS
    Choi, DB
    Kim, WT
    Lee, TH
    Kim, TY
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (04) : 686 - 691
  • [39] Delay fault testing of core-based systems-on-a-chip
    Xu, Q
    Nicolici, N
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 744 - 749
  • [40] RTL morphing: Making IP-reuse work in system-on-a-chip designs
    Yamashita, S
    Chikata, H
    Onishi, Y
    Kato, N
    Hiyama, T
    Yano, K
    [J]. PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 549 - 552