Reusing an on-chip network for the test of core-based systems

被引:55
|
作者
Cota, É
Carro, L
Lubaszewski, M
机构
[1] Univ Fed Rio Grande do Sul, PPGC, Inst Informat, BR-91501970 Porto Alegre, RS, Brazil
[2] Univ Fed Rio Grande do Sul, Dept Elect Engn, PPGC, Informat Inst,PPGEE, BR-90035190 Porto Alegre, RS, Brazil
关键词
algorithms; design; economics; experimentation; reliability; core-based test; network-on-chip; SoC test; TAM and wrapper design; test reuse; test scheduling;
D O I
10.1145/1027084.1027088
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Networks-on-chip are likely to become the main communication platform of systems-on-chip. To cope with the growing complexity of the test of such systems, the authors propose the reuse of the on-chip network as a test access mechanism to the cores embedded into systems that use this communication platform. An algorithm exploiting the network characteristics to minimize test time is presented. Then, the reuse strategy is evaluated considering a number of system configurations, such as different positions of the cores in the network, power consumption constraints and number of interfaces with the tester. Experimental results for the ITC'02 SOC Test Benchmarks show that the parallelization capability of the network can be exploited to reduce the system test time, whereas area and pin overhead are strongly minimized.
引用
收藏
页码:471 / 499
页数:29
相关论文
共 50 条
  • [1] Core-based design of systems on a chip
    Henkel, J
    Vahid, F
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 417 - 417
  • [2] Testing of core-based systems-on-a-chip
    Ravi, S
    Lakshminarayana, G
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) : 426 - 439
  • [3] Addressing useless test data in core-based system-on-a-chip test
    Gonciari, PT
    Al-Hashimi, B
    Nicolici, N
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (11) : 1568 - 1580
  • [4] A low overhead design for testability and test generation technique for core-based systems-on-a-chip
    Ghosh, I
    Jha, NK
    Dey, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (11) : 1661 - 1676
  • [5] On-chip network based embedded core testing
    Kim, JS
    Hwang, MS
    Roh, S
    Lee, JY
    Lee, K
    Lee, SJ
    Yoo, HJ
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 223 - 226
  • [6] Delay fault testing of core-based systems-on-a-chip
    Xu, Q
    Nicolici, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 744 - 749
  • [7] A DFT method for core-based systems-on-a-chip based on consecutive testability
    Yoneda, T
    Fujiwara, H
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 193 - 198
  • [8] Searching for Global Test Costs Optimization in Core-Based Systems
    Érika Cota
    Luigi Carro
    Marcelo Lubaszewski
    Alex Orailoğlu
    Journal of Electronic Testing, 2004, 20 : 357 - 373
  • [9] Test time minimization for hybrid BIST of core-based systems
    Jervan, Gert
    Eles, Petru
    Peng, Zebo
    Ubar, Raimund
    Jenihhin, Maksim
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (06) : 907 - 912
  • [10] Test Time Minimization for Hybrid BIST of Core-Based Systems
    Gert Jervan
    Petru Eles
    Zebo Peng
    Raimund Ubar
    Maksim Jenihhin
    Journal of Computer Science and Technology, 2006, 21 : 907 - 912