Reusing an on-chip network for the test of core-based systems

被引:55
|
作者
Cota, É
Carro, L
Lubaszewski, M
机构
[1] Univ Fed Rio Grande do Sul, PPGC, Inst Informat, BR-91501970 Porto Alegre, RS, Brazil
[2] Univ Fed Rio Grande do Sul, Dept Elect Engn, PPGC, Informat Inst,PPGEE, BR-90035190 Porto Alegre, RS, Brazil
关键词
algorithms; design; economics; experimentation; reliability; core-based test; network-on-chip; SoC test; TAM and wrapper design; test reuse; test scheduling;
D O I
10.1145/1027084.1027088
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Networks-on-chip are likely to become the main communication platform of systems-on-chip. To cope with the growing complexity of the test of such systems, the authors propose the reuse of the on-chip network as a test access mechanism to the cores embedded into systems that use this communication platform. An algorithm exploiting the network characteristics to minimize test time is presented. Then, the reuse strategy is evaluated considering a number of system configurations, such as different positions of the cores in the network, power consumption constraints and number of interfaces with the tester. Experimental results for the ITC'02 SOC Test Benchmarks show that the parallelization capability of the network can be exploited to reduce the system test time, whereas area and pin overhead are strongly minimized.
引用
收藏
页码:471 / 499
页数:29
相关论文
共 50 条
  • [21] Interface design for core-based systems
    Madisetti, VK
    Shen, L
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (04): : 42 - 51
  • [22] CTL the language for describing core-based test
    Kapur, R
    Lousberg, M
    Taylor, T
    Keller, B
    Reuter, P
    Kay, D
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 131 - 139
  • [23] Efficient test solutions for core-based designs
    Larsson, E
    Arvidsson, K
    Fujiwara, H
    Peng, Z
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (05) : 758 - 775
  • [24] Integrated LFSR Reseeding, Test-Access Optimization, and Test Scheduling for Core-Based System-on-Chip
    Wang, Zhanglei
    Chakrabarty, Krishnendu
    Wang, Seongmoon
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (08) : 1251 - 1264
  • [25] Test access proposal for core-based ICs
    Novellino, J
    ELECTRONIC DESIGN, 1998, 46 (01) : 102 - 102
  • [26] Logic Built-In Self-Test for Core-Based Designs on System-on-a-Chip
    George, Kiran
    Chen, Chien-In Henry
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (05) : 1495 - 1504
  • [27] Thermal-safe test scheduling for core-based system-on-chip integrated circuits
    Rosinger, Paul
    Al-Hashimi, Bashir M.
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2502 - 2512
  • [28] A low overhead design for testability and test generation technique for core-based systems
    Ghosh, I
    Jha, NK
    Dey, S
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 50 - 59
  • [29] On Concurrent Test of Core-Based SOC Design
    Yu Huang
    Wu-Tung Cheng
    Chien-Chung Tsai
    Nilanjan Mukherjee
    Omer Samman
    Yahya Zaidan
    Sudhakar M. Reddy
    Journal of Electronic Testing, 2002, 18 : 401 - 414
  • [30] On concurrent test of core-based SOC design
    Huang, Y
    Cheng, WT
    Tsai, CC
    Mukherjee, N
    Samman, O
    Zaidan, Y
    Reddy, SM
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 401 - 414