Architecting voltage islands in core-based System-on-a-Chip designs

被引:0
|
作者
Hu, JC [1 ]
Shin, YS [1 ]
Dhanwada, N [1 ]
Marculescu, R [1 ]
机构
[1] Carnegie Mellon Univ, Dept ECE, Pittsburgh, PA 15213 USA
关键词
System-on-a-Chip; voltage island; floorplanning; low-power; multiple V-DD;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Voltage islands enable core-level power optimization for System-on-Chip (SoC) designs by utilizing a unique supply voltage for each core. Architecting voltage islands involves island partition creation, voltage level assignment and floorplanning. The task of island partition creation and level assignment have to be done simultaneously in a floorplanning context due to the physical constraints involved in the design process. This leads to a floorplanning problem formulation that is very different from the traditional floorplanning for ASIC-style design. In this paper, we define the problem of architecting voltage islands in core-based designs and present a new algorithm for simultaneous voltage island partitioning, voltage level assignment and physical-level floorplanning. Application of the proposed algorithm to a few benchmark and industrial examples is demonstrated using a prototype tool. Results show power savings of 14%-28%, depending on the constraints imposed on the number of voltage islands and other physical-level parameters.
引用
收藏
页码:180 / 185
页数:6
相关论文
共 50 条
  • [41] Evaluating power consumption of parameterized cache and bus architectures in system-on-a-chip designs
    Givargis, TD
    Vahid, F
    Henkel, J
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (04) : 500 - 508
  • [42] An Oscillation-Based On-Chip Temperature-Aware Dynamic Voltage and Frequency Scaling Scheme in System-on-a-Chip
    Li, Katherine Shu-Min
    Ho, Yingchieh
    Yang, Yu-Wei
    Chen, Liang-Bi
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2014, E97D (09): : 2320 - 2329
  • [43] Thermal-safe test scheduling for core-based system-on-chip integrated circuits
    Rosinger, Paul
    Al-Hashimi, Bashir M.
    Chakrabarty, Krishnendu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2502 - 2512
  • [44] A structured system methodology for FPGA based system-on-a-chip design
    Sedcole, P
    Cheung, PYK
    Constantinides, G
    Luk, W
    [J]. 12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 271 - 272
  • [45] Challenges in testing core-based system ICs
    Marinissen, EJ
    Zorian, Y
    [J]. IEEE COMMUNICATIONS MAGAZINE, 1999, 37 (06) : 104 - 109
  • [46] Power optimization of variable-voltage core-based systems
    Hong, I
    Kirovski, D
    Qu, G
    Potkonjak, M
    Srivastava, MB
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (12) : 1702 - 1714
  • [47] Robust Optimization of Test-Architecture Designs for Core-Based SoCs
    Deutsch, Sergej
    Chakrabarty, Krishnendu
    [J]. 2013 18TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2013), 2013,
  • [48] A DFT method for core-based systems-on-a-chip based on consecutive testability
    Yoneda, T
    Fujiwara, H
    [J]. 10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 193 - 198
  • [49] Add wizardry to your core-based programmable-logic designs
    Lipman, J
    [J]. EDN, 1998, 43 (03) : 18 - 18
  • [50] A phase-based stereo vision system-on-a-chip
    Diaz, Javier
    Ros, Eduardo
    Sabatini, Silvio P.
    Solari, Fabio
    Mota, Sonia
    [J]. BIOSYSTEMS, 2007, 87 (2-3) : 314 - 321