Built-in Self-Test and Fault Localization for Inter-Layer Vias in Monolithic 3D ICs

被引:3
|
作者
Chaudhuri, Arjun [1 ]
Banerjee, Sanmitra [1 ]
Kim, Jinwoo [2 ]
Park, Heechun
Ku, Bon Woong
Kannan, Sukeshwar
Chakrabarty, Krishnendu [1 ,3 ]
Lim, Sung Kyu [2 ]
机构
[1] Duke Univ, Durham, NC 27706 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
[3] Broadcom Inc, San Jose, CA USA
基金
美国国家科学基金会;
关键词
Monolithic 3D IC; design-for-test; 3-D; SILICON;
D O I
10.1145/3464430
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 3D (M3D) integration provides massive vertical integration through the use of nanoscale inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make ILVs especially prone to defects. We present a low-cost built-in self-test (BIST) method that requires only two test patterns to detect opens, stuck-at faults, and bridging faults (shorts) in ILVs. We also propose an extended BIST architecture for fault detection, called Dual-BIST, to guarantee zero ILV fault masking due to single BIST faults and negligible ILV fault masking due to multiple BIST faults. We analyze the impact of coupling between adjacent ILVs arranged in a 1D array in block-level partitioned designs. Based on this analysis, we present a novel test architecture called Shared-BIST with the added functionality of localizing single and multiple faults, including coupling-induced faults. We introduce a systematic clustering-based method for designing and integrating a delay bank with the Shared-BIST architecture for testing small-delay defects in ILVs with minimal yield loss. Simulation results for four two-tier M3D benchmark designs highlight the effectiveness of the proposed BIST framework.
引用
收藏
页数:37
相关论文
共 50 条
  • [1] Built-in Self-Test for Inter-Layer Vias in Monolithic 3D ICs
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Park, Heechun
    Ku, Bon Woong
    Chakrabarty, Krishnendu
    Lim, Sung-Kyu
    2019 IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2019,
  • [2] A Scan-Chain-Based Built-in Self-Test for ILV in Monolithic 3-D ICs
    Chen, Tian
    Ding, Ruiyuan
    Liu, Jun
    Yuan, Xiaohui
    Lu, Yingchun
    Liang, Huaguo
    Liu, Siyuan
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2024, 73
  • [3] A Built-In Self-Test Scheme for the Post-Bond Test of TSVs in 3D ICs
    Huang, Yu-Jen
    Li, Jin-Fu
    Chen, Ji-Jan
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 20 - 25
  • [4] An Inter-Layer Interconnect BIST Solution for Monolithic 3D ICs
    Koneru, Abhishek
    Chakrabarty, Krishnendu
    2018 IEEE 36TH VLSI TEST SYMPOSIUM (VTS 2018), 2018,
  • [5] Face-to-Face Bus Design with Built-in Self-Test in 3D ICs
    Zhang, Zhenqian
    Noia, Brandon
    Chakrabarty, Krishnendu
    Franzon, Paul
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [6] A Built-In Self-Test Scheme for 3D RAMs
    Yu, Yun-Chao
    Chou, Che-Wei
    Li, Jin-Fu
    Lo, Chih-Yen
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [7] Built-In Self-Test of High-Density and Realistic ILV Layouts in Monolithic 3-D ICs
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Kim, Jinwoo
    Lim, Sung Kyu
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (03) : 296 - 309
  • [8] Built-In Self-Test for Interposer-Based 2.5D ICs
    Wang, Ran
    Chakrabarty, Krishnendu
    Bhawmik, Sudipta
    2014 32ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2014, : 174 - 181
  • [9] A Cost-Effective Built-In Self-Test Mechanism for Post-Manufacturing TSV Defects in 3D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2022, 18 (04)
  • [10] Built-in self-test methodology for A/D converters
    deVries, R
    Zwemstra, T
    Bruls, EMJG
    Regtien, PPL
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 353 - 358