Built-in Self-Test and Fault Localization for Inter-Layer Vias in Monolithic 3D ICs

被引:3
|
作者
Chaudhuri, Arjun [1 ]
Banerjee, Sanmitra [1 ]
Kim, Jinwoo [2 ]
Park, Heechun
Ku, Bon Woong
Kannan, Sukeshwar
Chakrabarty, Krishnendu [1 ,3 ]
Lim, Sung Kyu [2 ]
机构
[1] Duke Univ, Durham, NC 27706 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
[3] Broadcom Inc, San Jose, CA USA
基金
美国国家科学基金会;
关键词
Monolithic 3D IC; design-for-test; 3-D; SILICON;
D O I
10.1145/3464430
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 3D (M3D) integration provides massive vertical integration through the use of nanoscale inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make ILVs especially prone to defects. We present a low-cost built-in self-test (BIST) method that requires only two test patterns to detect opens, stuck-at faults, and bridging faults (shorts) in ILVs. We also propose an extended BIST architecture for fault detection, called Dual-BIST, to guarantee zero ILV fault masking due to single BIST faults and negligible ILV fault masking due to multiple BIST faults. We analyze the impact of coupling between adjacent ILVs arranged in a 1D array in block-level partitioned designs. Based on this analysis, we present a novel test architecture called Shared-BIST with the added functionality of localizing single and multiple faults, including coupling-induced faults. We introduce a systematic clustering-based method for designing and integrating a delay bank with the Shared-BIST architecture for testing small-delay defects in ILVs with minimal yield loss. Simulation results for four two-tier M3D benchmark designs highlight the effectiveness of the proposed BIST framework.
引用
收藏
页数:37
相关论文
共 50 条
  • [31] Built-In Self-Repair for Manufacturing and Runtime TSV Defects in 3D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    2020 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2020, : 40 - 45
  • [32] A Built-In Method for Measuring the Delay of TSVs in 3D ICs
    Wu, Han-Yu
    Chen, Yong-Xiao
    Li, Jin-Fu
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [33] A NEW BUILT-IN SELF-TEST DESIGN FOR PLAS WITH HIGH FAULT COVERAGE AND LOW OVERHEAD
    TREUER, R
    AGARWAL, VK
    FUJIWARA, H
    IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (03) : 369 - 373
  • [34] Built-in Self-Test Design for Fault Detection of MUXFXs in SRAM-based FPGAs
    Hong, Sheng
    Tao, Wenhui
    Qi, Yunping
    Gao, Cheng
    Xiaozhang, Liu
    Huang, Jiaoying
    Zhang, Dong
    QUANTUM, NANO, MICRO AND INFORMATION TECHNOLOGIES, 2011, 39 : 220 - +
  • [35] ALTERNATIVE BUILT-IN SELF-TEST (BIST) STRUCTURES FOR ANALOG CIRCUIT FAULT-DIAGNOSIS
    WEY, CL
    ELECTRONICS LETTERS, 1991, 27 (18) : 1627 - 1628
  • [36] A design method of built-in self-test for fault diagnosis in analog circuits LRU level
    Chen, SJ
    Wang, ZY
    Huang, YH
    ISTM/97 - 2ND INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, CONFERENCE PROCEEDINGS, 1997, : 526 - 528
  • [37] A unified approach for a time-domain built-in self-test technique and fault detection
    Provost, B
    Brosa, AM
    Sanchez-Sinencio, E
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 230 - 236
  • [38] A 3 Megapixel 100 Fps 2.8 mu m Pixel Pitch CMOS Image Sensor Layer With Built-in Self-Test for 3D Integrated Imagers
    Yeh, Shang-Fu
    Hsieh, Chih-Cheng
    Yeh, Ka-Yi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) : 839 - 849
  • [39] BUILT-IN SELF-TEST (BIST) STRUCTURES FOR ANALOG CIRCUIT FAULT-DIAGNOSIS WITH CURRENT TEST DATA
    WEY, CL
    KRISHNAN, S
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1992, 41 (04) : 535 - 539
  • [40] Test power and area optimized logic built-in self-test with higher fault coverage for automobile SoCs
    Shivakumar, Vishnupriya
    Senthilpari, C.
    Yusoff, Zubaida
    MICROELECTRONICS JOURNAL, 2022, 124