Built-in Self-Test and Fault Localization for Inter-Layer Vias in Monolithic 3D ICs

被引:3
|
作者
Chaudhuri, Arjun [1 ]
Banerjee, Sanmitra [1 ]
Kim, Jinwoo [2 ]
Park, Heechun
Ku, Bon Woong
Kannan, Sukeshwar
Chakrabarty, Krishnendu [1 ,3 ]
Lim, Sung Kyu [2 ]
机构
[1] Duke Univ, Durham, NC 27706 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
[3] Broadcom Inc, San Jose, CA USA
基金
美国国家科学基金会;
关键词
Monolithic 3D IC; design-for-test; 3-D; SILICON;
D O I
10.1145/3464430
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 3D (M3D) integration provides massive vertical integration through the use of nanoscale inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make ILVs especially prone to defects. We present a low-cost built-in self-test (BIST) method that requires only two test patterns to detect opens, stuck-at faults, and bridging faults (shorts) in ILVs. We also propose an extended BIST architecture for fault detection, called Dual-BIST, to guarantee zero ILV fault masking due to single BIST faults and negligible ILV fault masking due to multiple BIST faults. We analyze the impact of coupling between adjacent ILVs arranged in a 1D array in block-level partitioned designs. Based on this analysis, we present a novel test architecture called Shared-BIST with the added functionality of localizing single and multiple faults, including coupling-induced faults. We introduce a systematic clustering-based method for designing and integrating a delay bank with the Shared-BIST architecture for testing small-delay defects in ILVs with minimal yield loss. Simulation results for four two-tier M3D benchmark designs highlight the effectiveness of the proposed BIST framework.
引用
收藏
页数:37
相关论文
共 50 条
  • [21] Built-in self-test quality assessment using hardware fault emulation in FPGAs
    Parreira, A
    Teixeira, JP
    Santos, MB
    COMPUTING AND INFORMATICS, 2004, 23 (5-6) : 537 - 556
  • [22] Fault-based Built-in Self-test and Evaluation of Phase Locked Loops
    Ince, Mehmet
    Yilmaz, Ender
    Fu, Wei
    Park, Joonsung
    Nagaraj, Krishnaswamy
    Winemberg, Leroy
    Ozev, Sule
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2021, 26 (03)
  • [23] BUILT-IN SELF-TEST (BIST) STRUCTURE FOR ANALOG CIRCUIT FAULT-DIAGNOSIS
    WEY, CL
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1990, 39 (03) : 517 - 521
  • [24] Digital Built-in Self-Test for Phased Locked Loops to Enable Fault Detection
    Ince, Mehmet
    Yilmaz, Ender
    Fu, Wei
    Park, Joonsung
    Nagaraj, Krishnaswamy
    Winemberg, LeRoy
    Ozev, Sule
    2019 IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2019,
  • [25] Unified Fault Management Using Logic Built-In Self-Test and Logic Bitmap
    Kay, Douglas
    Tran, Lien
    Kamm, Matthias
    Orbon, Jacob
    2009 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2009, : 189 - +
  • [26] A D AND T ROUNDTABLE BUILT-IN SELF-TEST - ARE EXPECTATIONS TOO HIGH
    AGARWAL, V
    LASSITER, J
    MCCLUSKEY, E
    MILLHAM, E
    RESNICK, D
    WILLIAMS, T
    IEEE DESIGN & TEST OF COMPUTERS, 1989, 6 (03): : 66 - 74
  • [27] A D&T roundtable: Built-in self-test for designers - Discussion
    Agarwal, V
    Kim, KS
    Cheng, T
    Khare, J
    Sonnier, G
    Roy, R
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (03): : 113 - 121
  • [28] Built-in Self-Test Design for Fault Detection and Fault Diagnosis in SRAM-Based FPGA
    Hsu, Chun-Lung
    Chen, Ting-Hsuan
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (07) : 2300 - 2315
  • [29] A Built-in Supply Current Test Circuit for Electrical Interconnect Tests of 3D ICs
    Hashizume, Masaki
    Umezu, Shoichi
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [30] NodeRank: Observation-Point Insertion for Fault Localization in Monolithic 3D ICs
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Chakrabarty, Krishnendu
    2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 168 - 173