Built-in Self-Test and Fault Localization for Inter-Layer Vias in Monolithic 3D ICs

被引:3
|
作者
Chaudhuri, Arjun [1 ]
Banerjee, Sanmitra [1 ]
Kim, Jinwoo [2 ]
Park, Heechun
Ku, Bon Woong
Kannan, Sukeshwar
Chakrabarty, Krishnendu [1 ,3 ]
Lim, Sung Kyu [2 ]
机构
[1] Duke Univ, Durham, NC 27706 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
[3] Broadcom Inc, San Jose, CA USA
基金
美国国家科学基金会;
关键词
Monolithic 3D IC; design-for-test; 3-D; SILICON;
D O I
10.1145/3464430
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 3D (M3D) integration provides massive vertical integration through the use of nanoscale inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make ILVs especially prone to defects. We present a low-cost built-in self-test (BIST) method that requires only two test patterns to detect opens, stuck-at faults, and bridging faults (shorts) in ILVs. We also propose an extended BIST architecture for fault detection, called Dual-BIST, to guarantee zero ILV fault masking due to single BIST faults and negligible ILV fault masking due to multiple BIST faults. We analyze the impact of coupling between adjacent ILVs arranged in a 1D array in block-level partitioned designs. Based on this analysis, we present a novel test architecture called Shared-BIST with the added functionality of localizing single and multiple faults, including coupling-induced faults. We introduce a systematic clustering-based method for designing and integrating a delay bank with the Shared-BIST architecture for testing small-delay defects in ILVs with minimal yield loss. Simulation results for four two-tier M3D benchmark designs highlight the effectiveness of the proposed BIST framework.
引用
收藏
页数:37
相关论文
共 50 条
  • [41] A Built-in Test Circuit for Supply Current Testing of Open Defects at Interconnects in 3D ICs
    Konishi, Tomoaki
    Yotsuyanagi, Hiroyuki
    Hashizume, Masaki
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [42] Electrical and Fluidic C4 Interconnections for Inter-layer Liquid Cooling of 3D ICs
    King, Calvin R., Jr.
    Zaveri, Jesal
    Bakir, Muhannad S.
    Meindl, James D.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1674 - 1681
  • [43] Allocation of RAM Built-In Self-Repair Circuits for SOC Dies of 3D ICs
    Hou, Chih-Sheng
    Li, Jin-Fu
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [44] Built-in Self-prevention (BISP) for runtime ageing effects of TSVs in 3D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    INTEGRATION-THE VLSI JOURNAL, 2024, 94
  • [45] Fault Diagnosis for Resistive Random-Access Memory and Monolithic Inter-tier Vias in Monolithic 3D Integration
    Hung, Shao-Chun
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Chakrabarty, Krishnendu
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 118 - 127
  • [46] Built-In Self-Test and Test Scheduling for Interposer-Based 2.5D IC
    Wang, Ran
    Chakrabarty, Krishnendu
    Bhawmik, Sudipta
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2015, 20 (04)
  • [47] Built-In Self-Test Design for the 3D-Stacked Wide-I/O DRAM
    Luo, Kun-Lun
    Wu, Ming-Hsueh
    Hsu, Chun-Lung
    Chen, Chen-An
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (02): : 111 - 123
  • [48] Built-In Self-Test Design for the 3D-Stacked Wide-I/O DRAM
    Kun-Lun Luo
    Ming-Hsueh Wu
    Chun-Lung Hsu
    Chen-An Chen
    Journal of Electronic Testing, 2016, 32 : 111 - 123
  • [49] Towards simultaneous delay-fault built-in self-test and partial-scan insertion
    Parthasarathy, G
    Bushnell, ML
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 210 - 217
  • [50] Digital Fault-based Built-in Self-test and Evaluation of Low Dropout Voltage Regulators
    Ince, Mehmet
    Bilgic, Bora
    Ozev, Sule
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2022, 18 (03)