Built-in Self-Test for Inter-Layer Vias in Monolithic 3D ICs

被引:6
|
作者
Chaudhuri, Arjun [1 ]
Banerjee, Sanmitra [1 ]
Park, Heechun [2 ]
Ku, Bon Woong [2 ]
Chakrabarty, Krishnendu [1 ]
Lim, Sung-Kyu [2 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27706 USA
[2] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
10.1109/ets.2019.8791515
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 3D integration provides massive vertical integration through the use of nanoscale inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make ILVs especially prone to defects. We present a low-cost built-in self-test (BIST) method to detect opens, stuck-at faults (SAFs), and bridging faults (shorts) in ILVs. Two test patterns-all-1s and all-0s-are applied to the input side of a set of ILVs (e.g., making up a bus between two tiers). On the adjacent tier (the output side of the ILVs), the test responses are compacted to a 2-bit signature through space compaction. We prove that this compaction solution does not introduce any fault aliasing. Simulations results using HSPICE and M3D benchmark designs show that the proposed BIST method requires low area overhead and test time, but provides effective fault localization and the detectability of a wide range of resistive faults.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Built-in Self-Test and Fault Localization for Inter-Layer Vias in Monolithic 3D ICs
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Kim, Jinwoo
    Park, Heechun
    Ku, Bon Woong
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    Lim, Sung Kyu
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2022, 18 (01)
  • [2] A Scan-Chain-Based Built-in Self-Test for ILV in Monolithic 3-D ICs
    Chen, Tian
    Ding, Ruiyuan
    Liu, Jun
    Yuan, Xiaohui
    Lu, Yingchun
    Liang, Huaguo
    Liu, Siyuan
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2024, 73
  • [3] A Built-In Self-Test Scheme for the Post-Bond Test of TSVs in 3D ICs
    Huang, Yu-Jen
    Li, Jin-Fu
    Chen, Ji-Jan
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 20 - 25
  • [4] An Inter-Layer Interconnect BIST Solution for Monolithic 3D ICs
    Koneru, Abhishek
    Chakrabarty, Krishnendu
    2018 IEEE 36TH VLSI TEST SYMPOSIUM (VTS 2018), 2018,
  • [5] Face-to-Face Bus Design with Built-in Self-Test in 3D ICs
    Zhang, Zhenqian
    Noia, Brandon
    Chakrabarty, Krishnendu
    Franzon, Paul
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [6] A Built-In Self-Test Scheme for 3D RAMs
    Yu, Yun-Chao
    Chou, Che-Wei
    Li, Jin-Fu
    Lo, Chih-Yen
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [7] Built-In Self-Test of High-Density and Realistic ILV Layouts in Monolithic 3-D ICs
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Kim, Jinwoo
    Lim, Sung Kyu
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (03) : 296 - 309
  • [8] Built-In Self-Test for Interposer-Based 2.5D ICs
    Wang, Ran
    Chakrabarty, Krishnendu
    Bhawmik, Sudipta
    2014 32ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2014, : 174 - 181
  • [9] Built-in self-test
    Zorian, Yervant
    Microelectronic Engineering, 1999, 49 (01): : 135 - 138
  • [10] Built-in self-test
    Zorian, Y
    MICROELECTRONIC ENGINEERING, 1999, 49 (1-2) : 135 - 138